# **MITSUBISHI** # Type A1S/A1SC24-R2/A2SCPU(S1) User's Manual # SAFETY INSTRUCTIONS • (Always read these instructions before using this equipment.) Before using this product, please read this manual and the relevant manuals introduced in this manual carefully and pay full attention to safety to handle the product correctly. The instructions given in this manual are concerned with this product. For the safety instructions of the programmable controller system, please read the CPU module user's manual. In this manual, the safety instructions are ranked as "DANGER" and "CAUTION". Indicates that incorrect handling may cause hazardous conditions, resulting in death or severe injury. Indicates that incorrect handling may cause hazardous conditions, resulting in medium or slight personal injury or physical damage. Note that the $\triangle$ CAUTION level may lead to a serious consequence according to the circumstances. Always follow the instructions of both levels because they are important to personal safety. Please save this manual to make it accessible when required and always forward it to the end user. # [Design Instructions] # **DANGER** - Install a safety circuit external to the PC that keeps the entire system safe even when there are problems with the external power supply or the PC module. Otherwise, trouble could result from erroneous output or erroneous operation. - (1) Outside the PC, construct mechanical damage preventing interlock circuits such as emergency stop, protective circuits, positioning upper and lower limits switches and interlocking forward /reverse operations. - (2) When the PC detects the following problems, it will stop calculation and turn off all output. - The power supply module has over current protection equipment and over voltage protection equipment. - The PC CPUs self-diagnostic functions, such as the watchdog timer error, detect problems. In addition, all output will be turned on when there are problems that the PC CPU cannot detect, such as in the I/O controller. Build a fail safe circuit exterior to the PC that will make sure the equipment operates safely at such times. See Section 8.1 of this user's manual for example fail safe circuits. See this user's manual for example fail safe circuits. (3) Output could be left on or off when there is trouble in the outputs module relay or transistor. So build an external monitoring circuit that will monitor any single outputs that could cause serious trouble. # [Design Instructions] # **DANGER** - When overcurrent which exceeds the rating or caused by short-circuited load flows in the output module for a long time, it may cause smoke or fire. To prevent this, configure an external safety circuit, such as fuse. - Build a circuit that turns on the external power supply when the PC main module power is turned on. If the external power supply is turned on first, it could result in erroneous output or erroneous operation. - When there are communication problems with the data link, the communication problem station will enter the following condition. - Build an interlock circuit into the PC program that will make sure the system operates safely by using the communication state information. Not doing so could result in erroneous output or erroneous operation. - (1) For the data link data, the data prior to the communication error will be held. - (2) The MELSECNET (II,/B,/10) remote I/O station will turn all output off. - (3) The MELSECNET/MINI-S3 remote I/O station will hold the output or turn all output off depending on the E.C. remote setting. Refer to the data link manuals regarding the method for setting the communication problem station and the operation status when there are communication problem. - When configuring a system, do not leave any slots vacant on the base. Should there be any vacant slots, always use a blank cover (A1SG60) or dummy module (A1SG62). - When the extension base A1S52B, A1S55B or A1S58B is used, attach the dustproof cover supplied with the product to the module installed in slot 0. - If the cover is not attached, the module's internal parts may be dispersed when a short-circuit test is performed or overcurrent/overvoltage is accidentally applied to the external I/O area. # **↑** CAUTION - Do not bunch the control wires or communication cables with the main circuit or power wires, or install them close to each other. They should be installed 100 mm (3.94 inch) or more from each other. Not doing so could result in noise that would cause erroneous operation. - When controlling items like lamp load, heater or solenoid valve using an output module, large current (approximately ten times greater than that present in normal circumstances) may flow when the output is turned OFF->ON. Take measures such as replacing the module with one having sufficient rated current. # [Mounting Instructions] # **DANGER** - Use the PC in an environment that meets the general specifications contained in this manual. Using this PC in an environment outside the range of the general specifications could result in electric shock, fire, erroneous operation, and damage to or deterioration of the product. - Install so that the pegs on the bottom of the module fit securely into the base unit peg holes, and use the specified torque to tighten the module's fixing screws. Not installing the module correctly could result in erroneous operation, damage, or pieces of the product falling. - Tightening the screws too far may cause damages to the screws and/or the module, resulting in fallout, short circuits, or malfunction. - When installing more cables, be sure that the base unit and the module connectors are installed correctly. After installation, check them for looseness. Poor connections could result in erroneous input and erroneous output. - Correctly connect the memory cassette installation connector to the memory cassette. After installation, be sure that the connection is not loose. A poor connection could result in erroneous operation. - Do not directly touch the module's conductive parts or electronic components. Doing so could cause erroneous operation or damage of the module. # [Wiring Instructions] # **DANGER** - Completely turn off the external power supply when installing or placing wiring. Not completely turning off all power could result in electric shock or damage to the product. - When turning on the power supply or operating the module after installation or wiring work, be sure that the module's terminal covers are correctly attached. Not attaching the terminal cover could result in electric shock. # **↑** CAUTION - Be sure to ground the FG terminals and LG terminals to the protective ground conductor. Not doing so could result in electric shock or erroneous operation. - When wiring in the PC, be sure that it is done correctly by checking the product's rated voltage and the terminal layout. Connecting a power supply that is different from the rating or incorrectly wiring the product could result in fire or damage. - Do not connect multiple power supply modules in parallel. Doing so could cause overheating, fire or damage to the power supply module. If the terminal screws are too tight, it may cause falling, short circuit or erroneous operation due to damage of the screws or module. - Tighten the terminal screws with the specified torque. If the terminal screws are loose, it could result in short circuits, fire, or erroneous operation. - Tightening the terminal screws too far may cause damages to the screws and/or the module, resulting in fallout, short circuits, or malfunction. - Be sure there are no foreign substances such as sawdust or wiring debris inside the module. Such debris could cause fires, damage, or erroneous operation. - External connections shall be crimped or pressure welded with the specified tools, or correctly soldered. For information regarding the crimping and pressure welding tools, see the I/O module's user's manual. Imperfect connections could result in short circuit, fires, or erroneous operation. # [Startup/Maintenance Instructions] # **DANGER** - Do not touch the terminals while power is on. Doing so could cause shock or erroneous operation. - Correctly connect the battery. Also, do not charge, disassemble, heat, place in fire, short circuit, or solder the battery. Mishandling of battery can cause overheating or cracks which could result in injury and fires. - Switch all phases of the external power supply off when cleaning the module or tightening the terminal screws. Not doing so could result in electric shock. If the screws are too tight, it may cause falling, short circuit or erroneous operation due to damage of the screws or modules. - Tightening the screws too far may cause damages to the screws and/or the module, resulting in fallout, short circuits, or malfunction. # **⚠** CAUTION - The online operations conducted for the CPU module being operated, connecting the peripheral device (especially, when changing data or operation status), shall be conducted after the manual has been carefully read and a sufficient check of safety has been conducted. Operation mistakes could cause damage or trouble of the module. - Do not disassemble or modify the modules. Doing so could cause trouble, erroneous operation, injury, or fire. - Switch all phases of the external power supply off before mounting or removing the module. If you do not switch off the external power supply, it will cause failure or malfunction of the module. # [Disposal Instructions] # **A** CAUTION • When disposing of this product, treat it as industrial waste. # [Transportation Precautions] # **A** CAUTION • When transporting lithium batteries, make sure to treat them based on the transport regulations. (Refer to Appendix 5 for details of the controlled models.) # **REVISIONS** \*The manual number is given on the bottom left of the back cover. | Print Date | *Manual Number | Revision | |------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Jun., 1991 | IB (NA) 66320-A | First edition | | Mar., 1992 | IB (NA) 66320-B | Addition of models | | | | A1SX20, A1SX30, A1SX40-S1, A1SX40-S2,<br>A1SX41-S2, A1SX42-S2, A1SX71, A1SX80-S2,<br>A1SX81-S2, A1SY60, A1SY71, A1SH42, A1SG62,<br>A1S33B, A1S63P | | | | Correction | | | | CONTENTS, Page1-1, 1-2, 2-2, 2-4, 2-5, 2-7, 3-1, 4-2, 4-9, 4-20, 4-21, 4-23, 4-33, 4-37, 4-39, 5-2 to 5-5, 5-8, 5-16, 5-20, 5-21, 5-22, 5-26, 5-29, 6-1, 9-13, APP-17, APP-18, APP-22, APP-25 to 34 | | | | Addition | | Mar. 1000 | ID (NA) COOCO O | Page 2-4, 2-6, 4-43, 11-11, APP-35 | | May, 1993 | IB (NA) 66320-C | Addition of models | | : | | A1SX80-S1, A1SY18A, A1SY28A, A1SY60E,<br>A1SY68A, A1S42X, A1S42Y, A1SCPU-S1 | | | | Correction | | | | CONTENTS, Section1.1.1, 2.2.2, 2.3, 2.4, 4.1, 4.1.7, 4.4.1, 5.1, 5.2.3, 5.2.6, 5.2.11, 5.3.3, 5.3.5, 5.3.8, 5.3.9, 5.3.12, 5.3.13, 5.4.1, 6.1.1, 8.1.2, 11.4.1, APP.2.2, APP.3.1 | | | | Addition | | | | Section 5.2.3, 5.3.2, 5.3.4, 5.3.10, 5.3.11, 5.4.2, 5.4.3 | | Dec., 1993 | IB (NA) 66320-D | Addition of models | | | | A1SX48Y18, A1SX48Y58, S1-type extension base unit | | | | Correction | | | | CONTENTS, Sections 1, 1.1, 2.1, 2.3, 2.4, 3.1, 4.1, 4.1.8, 4.4.1, 5.1, 5.2.3 to 5.2.6, 5.2.8 to 5.2.10, 5.2.12 to 5.2.16, 5.3.2, 5.3.7, 5.3.10, 5.3.12 to 5.3.14, 5.4.1, 5.4.4, 5.4.5, 5.6, 6.1.2, 6.2.1, 6.2.2, 7.1.1 to 7.1.3, 7.2.2, 7.2.3, 8.1, 9.1, 9.4.2, 9.6, 9.7.1, 9.7.2, 11.1, 11.2.7, 11.4.1, 11.4.2, APP.2.1, APP.2.2, APP.3.1, APP.3.5.2, APP.3.5.3 | | | | Addition | | | | Sections 5.4.2, 5.4.3, 7.3, APP.3.4.6 to APP.3.4.10, APP.3.5.4, APP.3.10, APP.3.10.1, APP.3.10.2 | \* The manual number is given on the bottom left of the back cover. | D=i=4 D=4= | | Revision | |------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Print Date | *Manual Number | | | Apr., 1994 | IB (NA) 66320-E | Addition of models | | | | A2SCPU, A2SCPU-S1 | | | | Correction | | | | CONTENTS, Sections 1, 1.1, 2.1, 2.2.1, 2.2.2, 2.3, 2.4, 3.1, 4.1, 4.1.7, 4.1.8, 4.1.9, 4.3, 4.4.1, 4.4.3, 8.1.1, 8.1.4, 10.3.1, 11.3.1, 11.4.1, APP.2.2, APP.3.1, APP.3.2 | | .: | | Addition | | | | Sections APP.3.7.1, APP.3.7.2, APP.3.8.1, APP.3.8.2 | | Oct., 1994 | IB (NA) 66320-F | Review of entire content | | Jan., 1995 | IB (NA) 66320-G | Addition of models | | | | A1SCPUC24-R2 | | , | | Correction | | | | Contents, Sections, 1, 1.1, 2.1, 2.2.1, 2.2.2, 2.3, 2.4, 3.1, 4.1, 4.1.1, 4.1.2, 4.1.3, .4.1.4, 4.1.5, 4.1.6, 4.1.7, 4.2, 4.3, 4.4.1, 4.4.3, 5.1, 5.1.1, 5.2, 6.1, 6.1.1, 6.1.2, 6.2, 7.1.1, 7.1.3, 7.1.4, 7.2, 7.2.1, 8, 8.1, 8.3, 8.4, 8.4.1, 8.4.2, 8.5, 8.6, 8.7.1, 8.7.2, 9.2, 9.3, 9.3.1, 9.3.2, 10.2.1, 10.2.4, 10.2.7, 10.3.1, 10.4.1, APP 1, APP 2.1, APP 2.2, APP 3.1.1, APP 3.1.2, APP 3.2, APP 3.4.1, APP 3.4.2, APP 3.4.3, APP 3.4.4, APP 3.4.5, APP 3.5.1 | | | | Addition | | | | Outline, 4.4.4, 4.5 | | | | Deletion | | | | INPUT AND OUTPUT MODULES Specifications | | Dec., 2003 | IB (NA) 66320-H | Addition of models | | : | | A1SY42P | | | | Correction | | | | Section 2.3, 7.2.1 | | | | Addition | | | | CONTENTS, Section APP.5, APP.5.1, APP.5.2 | | | | | | | | | | | | | | | | | ### INTRODUCTION Thank you for choosing the Mitsubishi MELSEC-A Series of General Purpose Programmable Controllers. Please read this manual carefully so that the equipment is used to its optimum. A copy of this manual should be forwarded to the end User. ### **Contents** | 1. | GEN | ERAL D | ESCRIPTION1 - | - 1 ~ 1 <del>~</del> 4 | |----|------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | | 1.1 | Featur | es | 1 – 2 | | 2. | SYST | ГЕМ СС | NFIGURATION2 – | 1 ~2 – 17 | | | 2.1<br>2.2 | | I Configuration | 2-3 | | - | 2.3<br>2.4 | Syster | n Equipment | 2-9 | | 3. | SPEC | CIFICAT | TIONS | 3 – 1 | | 4. | AnS | CPU | 4- | 1 ~ 4 – 49 | | | 4.1 | Performance 4.1.1 4.1.2 4.1.3 4.1.4 4.1.5 4.1.6 4.1.7 4.1.8 4.1.9 | Mance Specifications AnSCPU operation processing Operation processing in the RUN, STOP, PAUSE states Watchdog timer (WDT) Operation processing when a momentary power interruption occurs I/O control method Self-diagnosis Devices Parameter setting ranges Memory capacity settings (main programs, file registers, comments, etc.) | 4-34-54-64-84-94-104-12 | | | 4.2 | 4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5<br>4.2.6<br>4.2.7<br>4.2.8<br>4.2.9 | Constant scan Power interruption compensation for device data in the AnSCPU (LATCH function) Running and stopping the AnSCPU using external devices (remote RUN/STOP function) Stopping the sequence program operation while retaining output status (PAUSE function) Status latch Sampling trace Offline switch function Setting priorities for ERROR LED display Clock function | 4 - 194 - 224 - 244 - 264 - 284 - 304 - 334 - 354 - 37 | | | 4.3 | | Instructions Identification and Setting of AnSCPU Part identification I/O control switch setting Memory protect switch setting Settings when using the computer link function (A1SCPUC24-R2 only) | 4 - 41<br>4 - 41<br>4 - 43<br>4 - 43 | | | | 4.4.5 Clearing latched data4 – 46 | |-----|------|---------------------------------------------------------------------| | | 4.5 | RS232C interface (A1SCPUC24-R2 only) | | | 4.6 | Self-Loopback Test (A1SCPUC24-R2 only) | | _ | | | | 5. | POW | ER SUPPLY MODULE5-1~5-5 | | | 5.1 | Specifications | | | | 5.1.1 Selection of the power supply module | | | 5.2 | Names of parts and settings | | | | | | 6. | BASE | E UNIT AND EXTENSION CABLE | | | 6.1 | Specifications | | | ••• | 6.1.1 Specifications of base units | | | | 6.1.2 Specifications of extension cables | | | | 6.1.3 Application standards for extension base units | | | | (A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B, A58B) 6 – 2 | | | 6.2 | Nomenclature and settings | | ,- | 6.3 | Installing on a DIN rail | | 7. | MEM | ORY ICs AND BATTERY7 – 1 ~ 7 – 5 | | | | | | | 7.1 | Memory ICs | | | | 7.1.1 Specifications7 – 1 | | • | | 7.1.2 Handling instructions | | - | | 7.1.3 Installing and removing a memory cassette | | | | 7.1.4 Writing a sequence program to a memory cassette | | | | 7.1.5 A2SMCA-14KE Memory Protect Setting | | | 7.2 | Battery | | | | 7.2.1 Specifications | | | | 7.2.2 Handling instructions | | | | 7.2.3 Installation | | _ | | ONO AND INOTALLATION | | 8. | LOAL | DING AND INSTALLATION8 – 1 ~ 8 – 16 | | | 8.1 | Safety Consideration8 – 1 | | | 8.2 | Installation Environment8-5 | | | 8.3 | Calculation of Heat Generated by the Programmable Controller System | | | 8.4 | Module Mounting | | | | 8.4.1 Mounting instructions | | | | 8.4.2 Installation | | | 8.5 | Installation and Removal of Module8 – 10 | | | 8.6 | Installing and Removing the Dustproof Cover | | | 8.7 | Wiring | | | | 8.7.1 Wiring instructions | | | | 8.7.2 Wiring to unit terminals | | 9. | MAIN | TENANCE AND INSPECTION | | - ' | | Deity learnestics | | | 0.4 | Doubt Ingraction | | | 9.2 | Period | ic Inspection | | |------|--------|----------------|-------------------------------------------------------------|-----------------------------------------| | | 9.3 | Replac | ement of Battery | | | | | 9.3.1 | Service life of battery | | | | | 9.3.2 | Battery replacement procedure | | | 10. | TRO | JBLESI | HOOTING | 10 – 1 ~ 10 – 16 | | | 10.1 | Basic | Froubleshooting | 10 – 1 | | | 10.2 | Troubl | eshooting | | | | | 10.2.1 | Troubleshooting flowcharts | | | | | 10.2.2 | Flowchart used when the POWER LED goes OFF | | | | | 10.2.3 | Flowchart used when the RUN LED goes OFF | | | | | 10.2.4 | Flowchart used when the RUN LED flashes | | | | | 10.2.5 | Flowchart used when the ERROR LED is lit | | | | | 10.2.6 | Flowchart used when the ERROR LED flashes | | | | | 10.2.7 | Flowchart used when the output load of the output module | | | | | | does not come ON | | | | | | Flowchart used when a program cannot be written to the PC ( | | | | 10.3 | | Code List | | | | | 10.3.1 | Error codes | | | | 10.4 | | nnection Troubleshooting | | | | | | Input circuit troubleshooting | | | | | 10.4.2 | Output circuit failures and corrective action | | | A DI | DEMINI | OE6 | | ADD 4 ADD 07 | | | | | | | | APF | PENDI | X 1 INS | TRUCTIONS | APP – 1 ~ APP – 4 | | APF | PENDI | X 2 SPI | ECIAL RELAY, SPECIAL REGISTER LIST | . APP - 5 ~ APP - 13 | | | 2.1 | Specia | ıl Relay List | | | | 2.2 | Specia | ıl Registers D | APP-8 | | APF | PENDI | X3 OU | TSIDE DIMENSIONS | APP - 14 ~ APP - 24 | | | 3.1 | CPU N | Module | APP – 14 | | | | 3.1.1 | A1SCPU/A2SCPU module | APP – 14 | | | | | A1SCPUC24-R2 module | | | | 3.2 | | P/A1S62P/A1S63P power supply module | | | | 3.3 | Main E | Base Units | | | | | 3.3.1 | A1S32B main base unit | | | | | 3.3.2 | A1S33B main base unit | | | | | 3.3.3 | A1S35B main base unit | • • • • • • • • • • • • • • • • • • • • | | | | 3.3.4 | A1S38B main base unit | | | | 3.4 | | sion Base Units | | | | | 3.4.1 | A1S65B extension base unit | • | | | | 3.4.2 | A1S68B extension base unit | | | | | 3.4.3 | A1S52B extension base unit | | | | | 3.4.4<br>3.4.5 | A1S58B extension base unit | | | | | 3.4.5 | A1S65B-S1 extension base unit | | | | | 3.4.7 | A1S68B-S1 extension base unit | | | | | U.T./ | ATOOOD OF EXTENSION MASE WILL | | | | 3.4.8 A1S52B-S1 extension base unit | APP – 21 | |---------|--------------------------------------|----------| | | 3.4.9 A1S55B-S1 extension base unit | APP – 22 | | | 3.4.10 A1S58B-S1 extension base unit | APP – 22 | | 3.5 | Memory Cassette | APP – 23 | | | 3.5.1 A1SMCA-[] memory cassette | APP – 23 | | | 3.5.2 A2SMCA-[] memory cassette | APP – 23 | | 3.6 | Memory Write Adapter | APP – 24 | | | 3.6.1 A6WA-28P memory write adapter | APP – 24 | | | 3.6.2 A2SWA-28P memory write adapter | APP – 24 | | APPENDI | X 4 INSTRUCTION PROCESSING TIME | APP – 25 | | APPENDI | X 5 TRANSPORTATION PRECAUTIONS | APP – 27 | | 5.1 | Controlled Models | APP – 27 | | 5.2 | Transport Guidelines | APP – 27 | | | | | ### Manuals The following manuals are also relevant to this product. ### Related manuals - ACPU Programming Manual (Fundamentals) (IB-66249) This manual describes programming methods required to create programs, device names, parameters, types of program, configuration of the memory area, etc. - ACPU Programming Manual (Common Instructions) (IB-66250) This manual describes how to use the sequence instructions, basic instructions, application instructions and micro-computer programs. - Computer Link Module User's Manual (Com. link func./Print func.) (SH-3511) This manual describes communication between the A1SCPUC24-R2 and external devices using the dedicated protocol, no protocol, and bidirectional modes, and the settings, wiring, programming, troubleshooting, etc., for this module. (Purchased separately) Computer Link Module Guidebook (SH-3510) This manual gives the basic information required to execute data communication with external devices (computers, for example), in each mode of the computer link function. • AnS Module Type I/O User's Manual (IB-66541) This manual gives the specifications for AnS module type I/O modules. ### 1. GENERAL DESCRIPTION This manual describes the functions, specifications, and handling instructions for the A1SCPU(S1) general purpose programmable controller (hereafter referred to as A1SCPU(S1)), the A2SCPU(S1) general purpose programmable controller (hereafter referred to as A2SCPU(S1)), and the A1SCPUC24-R2 general purpose programmable controller (hereafter referred to as A1SCPUC24-R2). ((1) on the next page gives differences between A1SCPU(S1) and A2SCPU(S1).) Also, except in cases where there is a need to distinguish between the A1SCPU(S1), A1SCPUC24-S1 and A2SCPU(S1), the generic term "An-SCPU" is used to cover both. AnsCPUs are miniature building block programmable controllers, which have been downsized to occupy one third of the volume of conventional building block type programmable controllers, and are designed to be easy to use in spite of their small size. Sequence programs that have been created for the existing A0J2CPU, A0J2HCPU and A[]NCPU models can be used by changing the CPU type specification for the program. Moreover, since modules for use with A[]NCPU can be used by installing them on an extension base unit for A[]NCPU use, it is possible to extend the functions of an AnSCPU. The AnSCPU has functions equivalent to those of the A2NCPU and we urge you to make the best use of these functions in order to use the equipment efficiently. This user's manual refers to peripheral devices (A6GPP, A6PHP, A6HGP, IBM PC/AT, A7PU, A7PUS, and A8PUE) by using the following abbreviations. A6GPP, A6PHP, A6HGP, and IBM PC/AT (started up with SW0IX-GPPAE, MELSEC-MEDOC) . . . . Abbreviated as "GPP function". A7PU, A7PUS, and A8PUE . . . . Abbreviated as "PU". - This manual only gives information relating to the PC CPU. The computer link function of the A1SCPUC24-R2 is the same as that of the A1SJ71C24-R2. For information on the parts relevant to this function, refer to the following user's manuals. - Computer Link Module User's Manual (Com. link func./Print func.) SH-3511 However, note that when using a manual that does not specifically refer to the A1SCPUC24-R2, the I/O signals for the PC CPU will differ from those indicated in the manual as shown below. • A1SJ71C24-R2 X<sub>n</sub>0 to X<sub>n</sub>F Y<sub>(n+1)</sub>0 to Y<sub>(n+1)</sub>F • A1SCPUC24-R2 XE0 to XEF YF0 to YFF (fixed) After unpacking the A1SCPUC24-R2, check that the following items have been supplied. | item Name | Quantity | |-----------------------------------------------------------------------------------|----------| | A1SCPUC24-R2 module | 1 | | 9-pin Dsub (male) connector, screw-mounted type, made<br>by DDK 17JE-23090-02-D8A | 1 | # (1) Differences between A2SCPU(S1) and A1SCPU(S1)/A1SCPUC24-R2 | | Model | | | | 4400014.04 | | |-----------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------|-------------------------------| | item | | A2SCPU | A2SCPU-S1 | A1SCPU | A1SCPU-S1 | A1SCPUC24-R2 | | Number of I/O points | | 512 points<br>(X/Y000 to 1FF) | 1024 points<br>(X/Y000 to 3FF) | 256 points<br>(X/Y000 to 0FF) | 512 points<br>(X/Y000 to 1FF) | 256 points<br>(X/Y000 to 0FF) | | SFC(MEL | SAPII) | Usable | | | Unusable | Usable | | Main prog | ram capacity | 14k steps | | 8k syeps | | | | Mamory<br>capacity | Memory capacity<br>(build-in RAM) | 64k bytes | 192k bytes | 32k bytes | | | | and<br>memory<br>cassette | EPROM type<br>memory cassette | A2SMCA-14KP | | A1SMCA-8KP | | | | type | EEPROM type memory cassette | A2SMCA-14KE | | A1SMCA-2KE<br>A1SMCA-8KE | | | | Memory w | rite adapter | A2SWA-28P | | A6WA-28P | | | | Comment | | Max. 4032 points | | Max. 1600 points | | | | | • • | 16-point unit bit pattern of a fuse-blown module (D9100 to D9103) | | | | | | | | D9100 : Y000<br>to 0FF<br>D9101 : Y100<br>to 1FF | D9100 : Y000<br>to 0FF<br>D9101 : Y100<br>to 1FF<br>D9102 : Y200<br>to 2FF<br>D9103 : Y300<br>to 3FF | D9100 : Y000<br>to 0FF | D9100 : Y000<br>to 0FF<br>D9101 : Y100<br>to 1FF | D9100 : Y000<br>to 0FF | | Special re | gisters | 16-point unit bit pattern of an I/O module verify error (D9116 to D9119) | | | | | | · | | D9116:<br>X/Y000 to 0FF<br>D9117:<br>X/Y100 to 1FF<br>D9117:<br>X/Y100 to 1FF<br>D9118:<br>X/Y200 to 2FF<br>D9119:<br>X/Y300 to 3FF | | D9116 :<br>X/Y000 to 0FF | D9116 :<br>X/Y000 to 0FF<br>D9117 :<br>X/Y100 to 1FF | D9116:<br>X/Y000 to 0FF | | Current consumption (5 VDC) | | 0.47 A | 0.47 A 0.4 A | | | 0.56 A | | Weight kg(lb) | | 0.43 (0.95) | | 0.37 (0.81) 0.41 (0.41) | | 0.41 (0.90) | ### 1.1 Features ### (1) Compact size The outside dimensions of the AnSCPU system with one power supply module, one CPU, and eight 16-point I/O modules for use with AnS mounted to the main base unit are: 430 mm (16.9 inch) (W); 130 mm (5.12 inch) (H); and 110 mm (4.33 inch) (D). (2) An AnSCPU can control a maximum of 256/512/1024 inputs and outputs. The A1SCPU and A1SCPUC24-R2 can control up to 256 inputs and outputs (X/Y00 to X/YFF). (In the case of the A1SCPUC24-R2, the 32 points from X/YE0 to X/YFF are allocated to the built-in computer link function.) The A1SCPU-S1 and A2SCPU can control up to 512 inputs and outputs (X/Y00 to X/Y1FF). The A2SCPU-S1 can control up to 1024 inputs and outputs (X/Y00 to X/Y3FF). (3) Max. 8k/14k steps of program An AnSCPU allows the creation of a program of up to 8k (A1SCPU(S1)/A1SCPUC24-R2)/14k (A2SCPU(S1)) steps containing up to 26 sequence instructions, 131 basic instructions, and 106 application instructions. In addition, micro computer programs and utility programs created by the user can be used. - (4) 32/64k byte RAM memory embedded, memory cassette can be installed - The A1SCPU(S1)/A1SCPUC24-S1 has 32k bytes of built-in RAM memory and the A2SCPU(S1) has 64k bytes of built-in RAM memory with battery backup possible. - An EPROM or EEPROM cassette is available for sequence program storage. The EEPROM can write while the CPU is stopped. - (5) SFC language compatible An AnSCPU contains a microcomputer program area, so it can use an SFC program by using the MELSAP-II software on an IBM personal computer. (6) Two extension connectors, on the right and left sides. In order to facilitate wiring wherever the extension base unit is installed, extension connectors are provided at both left and right sides of the AnSCPU and extension cables that suit the requirements imposed by different mounting locations are available. (7) Use either screws or DIN rail for panel installations The A1S base unit is provided both with screw holes and, on its rear face, the fixture for mounting it to a DIN rail. - (8) Easy-to-see terminal block symbol sheet - A terminal block symbol sheet is attached to the front of AnS I/O modules. It is possible to write I/O device numbers, connector numbers, etc. on one side of the sheet. - Terminal symbols for 16 I/O signals can be written on the other side. - (9) A[]N, A[]A-series I/O module and special-function module compatible. By connecting an A[]N, A[]A-series extension base unit, A[]N, A[]A I/O modules or special-function modules can be used. (10) Same programming environment as other MELSEC-A CPU modules. A sequence program can be created using the peripheral device currently used for other MELSEC-A CPU modules. For details on the applicable peripheral devices, see Section 2.2 "Cautions on System Configuration". #### 2. SYSTEM CONFIGURATION This section describes the applicable system configurations, cautions on configuring a system, and component devices of the AnSCPU. #### **Overall Configuration** 2.1 The figure below shows a system configuration when the AnSCPU is used independently. module ### POINT For applicable printers, cables, and ROM writers, refer to the operating manual for each peripheral device used. ### 2.2 Cautions on Configuring a System This section describes the hardware and software that can be used with the AnSCPU. ### 2.2.1 Hardware ### (1) I/O module An A[]N or A[]A building-block type I/O module can be used by loading it to the A5[]B/A6[]B extension base. ### (2) Special function module - (a) An A[]N or A[]A special function module can be used by loading it to the A5[]B/A6[]B extension base. - (b) Limits are imposed on the number of the following special function modules that can be loaded. | AD51(S3)<br>AD51FD(S3)<br>AJ71C24(S3/S6/S8)<br>AJ71P41 | AD51H(S3)<br>AD57G(S3)<br>AJ71C22<br>AJ71UC24<br>AJ71E71 | Up to 2<br>(Only one<br>A1SCPUC24-R2 | |----------------------------------------------------------|----------------------------------------------------------|--------------------------------------| | A1SD51S<br>A1SJ71C24-R2(PRF/R4)<br>A1SJ71UC24-R2(PRF/R4) | | can be installed.) | | Al61(S1) | | Only 1 | | A1SI61 | | | | AJ71AP21<br>AJ71AT21B<br>AJ71BR11 | AJ71AR21<br>AJ71LP21 | Only 1 | | A1SJ71AT21B<br>A1SJ71AP21 | A1SJ71AR21 | | ### (3) Peripheral device - (a) Points to note when using an A6WU P-ROM writer - 1) When using an A1SCPU(S1)/A1SCPUC24-R2 Use an A6WU P-ROM writer unit whose software version is "E" or later. 2) When using an A2SCPU All A6WU P-ROM writer versions can be used. - (b) The A6WU P-ROM writer unit cannot be installed directly on the AnSCPU (add-on installation impossible). Only handheld connection using cables is possible. - (c) Among the programming units (A7PU, A7PUS and A8PUE), only the A7PUS can be added on. The other models (A7PU and A8PUE) are available only as the handheld installation type which requires cables. - (4) EPROM memory cassette ROM partition Partitioning the EPROM memory cassette with an A6GPP (SW4GP-GPPA)/A6WU requires a memory write adapter (optional). The valid combinations of memory cassette and memory write adapter are as follows: | CPU Model | Memory Cassette Model | Memory Write Adapter<br>Model | |----------------------|-----------------------|-------------------------------| | A1SCPU, A1SCPUC24-R2 | A1SMCA-8KP | A6WA-28P | | A2SCPU | A2SMCA-14KP | A2SWA-28P | - (5) Program write during operation with EEPROM - (a) When an operation is executed using an EEPROM, writing is not possible in the RUN state. If writing is attempted in this state, the following messages will be sent to the peripheral devices: When the SW3GP-GPPA is used : "PC COMMUNICATIONS ERROR: ERROR CODE = 17" is displayed. When SW0RX-GPPA is used : "PC COMMUNICATIONS ERROR: ERROR CODE = 17" is displayed. • When the A7PU is used : "PC NOT RESPOND" is displayed. (b) Programs cannot be written from peripheral devices which are connected to the computer link module or other stations of the MELSEC-NET. Write programs from peripheral devices connected to the AnSCPU's RS-422. (c) When writing a program to the A1SMCA-2KE, set the parameter for main sequence program capacity to 2k steps or less. Programs written with a main sequence program capacity setting of 3K steps or over cannot work properly. Checking between the AnSCPU and a peripheral device will result in a mismatch. - (6) I/O signal ranges when using A1SCPUC24-R2 - (a) In the case of the A1SCPUC24-R2, the 32 points for input signals X/Y E0 to FF(H) are allocated to the built-in computer link function. When installing an I/O module, or special function module, etc., configure the system so that the I/O signal range is kept within 0 to DF (H). (b) The following restrictions apply when performing data communication in the networks indicated. | | MELSECNET(II) | MELSECNET/B | MELSECNET/10 | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|--------------| | Remote I/O<br>system | Link not possible<br>(because X/Y link o | _ | | | Master/local<br>system (PC-to-<br>PC network) | Only communication of link relays (B) and link registers (W) is possible. (X/Y link cannot be used) | | | ### 2.2.2 Software packages ### (1) CPU type selection When using any of the software packages for programming or monitoring, "A2", "A1S" or "A0J2H" should be selected as the CPU type. If the EPROM write facility is required, it should be used off-line and either "A0J2H" or "A1S"(for A1SCPU(S1)/A1SCPUC24-R2) and "A2"(for A2SCPU(S1)) should be selected as the CPU type. If the software package does not have either of these two selections, the EPROM write facility is not available. Please refer to the table below as a guide to the software packages available and choose the CPU type for the AnSCPU. ### (a) A1SCPU/A1SCPUC24-R2 | Peripheral | Software | CPU Type | | Remarks | |------------|--------------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Package | On-Line | Off-Line | nellarks | | A6PHP | SW3GP-GPPAEE | A2 | _ | EPROM write not possible. | | AOFHF | SW4GP-GPPAEE | A0J2H | A0J2H/A1S | Select "A1S" when the software version is "R" or later. | | | SW3-GPPAEE | A2 | | EPROM write not possible. | | A6GPP | SW3GP-GPPAEE | AZ | _ | EPHOM write not possible. | | | SW4GP-GPPAEE | A0J2H | A0J2H/A1S | Select "A1S" when the software version is "R" or later. | | A6HGP | SW3-HGPAEE | A2 | | EPROM write not possible. | | | SW0IX-GPPAE | A1S | A0J2H/A1S | | | IBM PC/AT | MEDOC | A2 | - | | | | MELSEC-MEDOC | A1S | _ | | | A6WU | | A1S | | <ul> <li>"A1S" is displayed when the system is started up with<br/>software version "E" or later.<br/>Cannot be used if software version "D" or before.</li> </ul> | | | | | | Add-on mounting is not possible. | | А7РU | | A2 | | "A2" is displayed when the system is started up with<br>software version "E" or earlier.<br>Cannot be used if the software version is "F" or later | | | | | | Add-on mounting is not possible. | | A7PUS, A8F | PUE | A1S | | "A1S" is displayed when the system is started up. | ### (b) A1SCPU-S1 | Peripheral | Software | CPU Type | | Remarks | |--------------|---------------------------------------|------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Package | On-Line Off-Line | | Hemarks | | A6PHP | SW3GP-GPPAEE | A2 | <del>-</del> | EPROM write not possible. | | MOFFIF | SW4GP-GPPAEE | A2 | A0J2H/A1S | | | | SW3-GPPAEE | | | EPROM write not possible. | | A6GPP | SW3GP-GPPAEE | A2 | _ | EFNOW Write not possible. | | | SW4GP-GPPAEE | ] | A0J2H/A1S | | | A6HGP | SW3-HGPAEE | A2 | | EPROM write not possible. | | | SW0IX-GPPAE | | A0J2H/A1S | | | IBM<br>PC/AT | MEDOC | A2 | | | | , | MELSEC-MEDOC | | _ | and the same of th | | A6WU | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | _ | Cannot be used | | Peripheral | Peripheral Software CPU Type Device Package On-Line Off-Line | | Ј Туре | Domonico | |------------|--------------------------------------------------------------|------|----------|----------------------------------------------------------------------------------------------------------------| | Device | | | Off-Line | Remarks | | A7PU | | A2 | | <ul> <li>"A2" is displayed when the system is started up.</li> <li>Add-on mounting is not possible.</li> </ul> | | A7PUS | | 4.0 | | | | A8PUE | | - A2 | _ | "A2" is displayed when the system is started up. | # (c) A2SCPU(S1) | Peripheral | Software | СР | U Туре | Remarks | |------------|----------------|----|-------------|----------------------------------------------------------------------------------------------------------------| | Device | Device Package | | Off-Line | nemarks | | A6PHP | SW3GP-GPPAEE | | | EPROM write not possible. | | AOFHF | SW4GP-GPPAEE | | A2 | | | | SW3-GPPAEE | ] | | EDDOM write not possible | | A6GPP | SW3GP-GPPAEE | | <del></del> | EPROM write not possible. | | | SW4GP-GPPAEE | | A2 | | | A6HGP | SW3-HGPAEE | ] | <del></del> | EPROM write not possible. | | | SW0IX-GPPAE | | A2 | | | IBM PC/AT | MEDOC | A2 | | | | | MELSEC-MEDOC | | _ | | | A6WU | .* | | _ | <ul> <li>"A2" is displayed when the system is started up.</li> <li>Add-on mounting is not possible.</li> </ul> | | A7PU | | | | <ul><li> "A2" is displayed when the system is started up.</li><li> Add-on mounting is not possible.</li></ul> | | A7PUS | | | _ | "A2" is displayed the system is started up. | | A8PUE | | | _ | <ul> <li>"A2" is displayed when the system is started up.</li> <li>Add-on mounting is not possible.</li> </ul> | ### POINTS - (1) When an A6GPP, A6HGP, or A6PHP is used, use SW3-GPPAEE, SW3-HGPAEE, SW3GP-GPPAEE, or SW4GP-GPPAEE as the system startup software. - Other old software packages cannot be used. - (2) Procedure for storing a program of the A1SCPU-S1 in the ROM in the off-line state. - 1) Create a program by selecting "A2" as the PC type and save the program in a file. - 2) Change the PC type to "A0J2H" or "A1S". - 3) Read the parameter and the main program from the file. - a) If using SW0IX-GPPAE, read in the file maintenance mode - b) If using SW4GP-GPPAEE, read in the FDD mode. The message "PC MISMATCH" is displayed. Ignore this and execute read by pressing the [CR] key. - 4) Store the read program to an EPROM. ### (2) Utility package The applicable utility packages are listed below. - SW0GHP-UTLPC-FN1 - SW0GHP-UTLPC-PID - SW0GHP-UTLP-FD1 - SW0GHP-UTLPC-FN0 - SW1GP-AD57P - SW0-AD57P - (a) Select "A2CPU" when an SW0GHP-UTLPC-FN1 or SW0GHP-UTLP-FD1 is started up. - (b) If both an SW1GP-AD57P and another utility package are used in combination, specify "AD57P-COM" as the file name. ### 2.3 System Equipment The following table shows the list of modules and devices which can be used for an AnS system. ### (1) AnSCPU dedicated modules | ltem | Model | Descriptio | 'n | Number<br>of inputs/ Outputs | | rent<br>mption | Remarks | *<br>Approved | |---------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------|----------------|-----------------------------------------------------------------------------|---------------| | 1,0,,, | iniouo. | 2000174110 | [I/O Allocation<br>Module Type] | 5 VDC | 24 VDC | | Standard | | | | A1SCPU | Section 4. (Number of I/ | See the "Performance Specifications" in Section 4. (Number of I/O points: 256, memory capacity: 32K bytes) | | 0.40 | | RAM<br>memory | UL/CSA | | | A1SCPU-S1 | See the "Performance Sp<br>Section 4. (Number of I/<br>memory capacity: 32K b | O points : 512, | | | | embedded | | | CPU<br>module | A1SCPUC24-<br>R2 | See the "Performance Specifications" in<br>Section 4. (Number of I/O points : 512,<br>memory capacity : 32K bytes) | | Built-in<br>computer<br>link:<br>32[Special<br>32-point] | 0.56 | | RAM memory embedded See 2.2.1 (6) for details on number of occupied points. | | | | A2SCPU | Section 4. (Number of I/O<br>memory capacity: 64K b | See the "Performance Specifications" in Section 4. (Number of I/O points: 512, memory capacity: 64K bytes) | | 0.47 | | RAM<br>memory | | | | A2SCPU-S1 | See the "Performance Sp<br>Section 4. (Number of I/O<br>memory capacity: 192K | D points : 1024, | | | | embedded | UL/CSA | | | A1S61P | 5 VDC, 5 A | Input | | | | Loaded to | | | Power<br>supply<br>module | A1S62P | 5 VDC, 3 A/24 VDC<br>0.6A | 100/200 VAC | _ | _ | _ | the slot for<br>main base<br>or extension | | | | A1S63P | 5 VDC, 5 A | input 24 VDC | | | | base power supply. | | | | A1SX10 | 16-input 100 VAC input r | module | 16<br>[16 inputs] | 0.05 | _ | | UL/CSA | | | A1SX20 | 16-input 200 VAC input r | module | 16<br>[16 inputs] | 0.05 | - | | | | | A1SX30 | 16-input 12/24 VDC, 12/2<br>module | 24 VAC input | 16<br>[16 inputs] | 0.05 | _ | | | | | A1SX40 | 16-input 12/24 VDC inpu | t module | 16<br>[16 inputs] | 0.05 | | | | | Input | A1SX40-S1 | 16-input 24 VDC input m | odule | 16<br>[16 inputs] | 0.05 | _ | | | | module | A1SX40-S2 | 16-input 24 VDC input module | | 16<br>[16 inputs] | 0.05 | _ | | | | | A1SX41 | 32-input 12/24 VDC input module | | 32<br>[32 inputs] | 0.08 | _ | | UL/CSA | | | A1SX41-S2 | 32-input 24 VDC input module | | 32<br>[32 inputs] | 0.08 | _ | | | | | A1SX42 | 64-input 12/24 VDC input module | | 64<br>[64 inputs] | 0.09 | _ | | | | | A1SX42-S2 | 64-input 24 VDC input m | odule | 64<br>[64 inputs] | 0.09 | | | | | | A1SX71 | 32-input 5/12 VDC input | module | 32<br>[32 inputs] | 0.075 | | | | <sup>\*:</sup> Class 2 power supply recognized by the UL/CSA Standard is required for 5/12/24 VDC modules. | Item | Model | Description | Number of Inputs/ Outputs | | rent<br>mption | Remarks | *<br>Approved<br>Standard | |-----------------------------|---------------|-----------------------------------------------------------------------------------------------------|------------------------------------|-------|-----------------------|---------|---------------------------| | | | | Module Type] | 5 VDC | 24 VDC | | Standard | | | A1SX80 | 16-input 12/24 VDC sink/source input module | 16<br>[16 inputs] | 0.05 | | | | | | A1SX80-S1 | 16-input 24 VDC sink/source input module | 16<br>[16 inputs] | 0.05 | | | | | Input<br>module | A1SX80-S2 | 16-input 24 VDC input module | 16<br>[16 inputs] | 0.05 | _ | | UL/CSA | | | A1SX81 | 32-input 12/24 VDC sink/source input module | 32<br>[32 inputs] | 0.08 | | | | | | A1SX81-S2 | 32-input 24 VDC input module | 32<br>[32 inputs] | 80.0 | | | | | | A1SY10 | 16-output relay contact output module (2 A) | 16<br>[16 outputs] | 0.12 | 0.09 | | | | • | A1SY18A | 8-point relay contact output module (2A)<br>All points independent | 16<br>[16 outputs] | 0.24 | 0.075 | | | | | A1SY22 | 16-output triac output module (0.6 A) | 16<br>[16 outputs] | 0.27 | (200<br>VAC)<br>0.004 | | UL/CSA | | | A1SY28A | 8-point triac output module (1A) All points independent | 16<br>[16 outputs] | 0.11 | | | | | | A1SY40 | 16-output 12/24 VDC transistor output module (0.1 A) sink type | 16<br>[16 outputs] | 0.27 | 0.016 | | | | | A1SY41 | 32-output 12/24 VDC transistor output module (0.1 A) sink type | 32<br>[32 outputs] | 0.50 | 0.016 | | | | Output | A1SY42 | 64-output 12/24 VDC transistor output module (0.1 A) sink type | 64<br>[64 outputs] | 0.93 | 0.016 | | | | module | A1SY42P | 64-output 12/24 VDC transistor output module (0.1 A) sink type | 64<br>[64 outputs] | 0.17 | 0.014 | | | | | A1SY50 | 16-output 12/24 VDC transistor output module (0.5 A) sink type | 16<br>[16 outputs] | 0.12 | 0.12 | | | | | A1SY60 | 16-output 24 VDC transistor output<br>module<br>(2 A) sink type | 16<br>[16 outputs] | 0.12 | 0.015 | | | | | A1SY60E | 16-output 12 VDC transistor output module (1A) source type | 16<br>[16 outputs] | 0.20 | 0.01 | | UL/CSA | | | A1SY68A | 8-point 5/12/24/48 VDC transister output module sink/source type All points independent | 16<br>[16 outputs] | 0.13 | - | | | | | A1SY71 | 32-output 5/12 VDC transistor output module (0.016 A) sink type | 32<br>[32 outputs] | 0.40 | 0.15 | | | | | A1SY80 | 16-output 12/24 VDC transistor output module (0.8 A) source type | 16<br>[16 outputs] | 0.12 | 0.04 | | | | | A1SY81 | 32-output 12/24 VDC transistor output module (0.1 A) source type | 32<br>[32 outputs] | 0.50 | 0.016 | | | | input/ | A1SH42 | 32-input 12/24 VDC input module<br>32-output 12/24 VDC transistor output<br>module (0.1A) sink type | 32<br>[32 outputs] | 0.50 | 0.008 | | | | output<br>combi-<br>nation | A1SX<br>48Y18 | 8-input 24 VDC input module<br>8-output relay contact output module | 16<br>[16 outputs] | 0.085 | 0.045 | | | | module | A1SX<br>48Y58 | 8-input 24 VDC input module<br>8-output 12/24 VDC transistor output<br>module | 16<br>[16 outputs] | 0.06 | 0.06 | | | | Dynamic input module | A1S42X | 16-, 32-, 48- and 64-point<br>12/24 VDC dynamic input module | Number of set points (Inputs [ ]) | 0.08 | _ | | UL/CSA | | Dynamic<br>output<br>module | A1S42Y | 16-, 32-, 48-, and 64-point<br>12/24 VDC dynamic output module | Number of set points (Outputs [ ]) | 0.10 | 0.008 | | | | Blank<br>cover | A1SG60 | Keeps unused slots free from dust. | 16 [empty] | | | | | <sup>\*:</sup> Class 2 power supply recognized by the UL/CSA Standard is required for 5/12/24 VDC modules. | | | | | | | | <del></del> | | |---------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------|---------|----------|-------------|--| | | | | Number | | rent | | * | | | item Model | Description | of Inputs/ Outputs | Consu | mption | Remarks | Approved | | | | | | | [I/O Allocation<br>Module Type] | 5 VDC | 24 VDC | | Standard | | | Dummy<br>module | A1SG62 | 16-, 32-, 48-, and 64-input selectable module | Number of set points ([ ] inputs) | _ | _ | | | | | 40-pin | A6CON1 | Soldered joint type | | | | | | | | connec- | A6CON2 | Solderless attachment type | ] | | ] ] | | UL/CSA | | | tor | A6CON3 | Pressed joint type | ] _ | | | | | | | 37-pin | A6CON1E | Soldered joint type | | | | | | | | D-sub<br>connec- | A6CON2E | Solderless attachment type | 1 | | | | | | | tor | A6CON3E | Pressed joint type | | | | | | | | Pulse<br>catch<br>module | A1SP60 | Pulse input module with short ON time (Pulse : min. 0.5 msec) 16-point inputs | 16<br>[16 outputs] | 0.055 | | | | | | Analog<br>timer<br>module | A1ST60 | For changing timer set values(0.1 to 1.0 sec, 1 to 10 sec, 10 to 60 sec, 60 to 600 sec) by potensiometer. Analog timer 8 points | 16<br>[16 outputs] | 0.055 | | | | | | Interrupt<br>module | A1SI61 | For specifying execution of an interrupt program. Interrupt module (Interrupt input points : 16) | 32<br>[Special 32-point] | 0.057 | _ | | | | | High-<br>speed<br>counter<br>module | A1SD61 | 32-bit signed binary<br>50 KBPS, 1 channel | 32<br>[Special 32-point] | 0.35 | _ | | | | | A-D<br>converter<br>module | A1S64AD | 4 to 20 mA / 0 to 10 V<br>Analog 4 channels | 32<br>[Special 32-point] | 0.4 | | | UL/CSA | | | Tempera-<br>ture-<br>digital | A1S62RD3 | For connecting a Pt100 (3-wire type)<br>Temperature input: 2 channels | 32<br>[Special 32-point] | 0.54 | | | | | | converter<br>module | A1S62RD4 | For connecting a Pt100 (4-wire type)<br>Temperature input: 2 channels | 32<br>[Special 32-point] | 0.44 | _ | | | | | D-A<br>converter<br>module | A1S62DA | 4 to 20 mA / 0 to 10 V<br>Analog output: 2 channels | 32<br>[Special 32-point] | 0.8 | _ | | | | | | A1SJ71(U)C24-<br>R2 | RS-232C: 1 channel | 32<br>[Special 32-point] | 0.1 | | | | | | Computer<br>link<br>module | A1SJ71(U)C24-<br>PRF | Computer link and printer functions<br>RS-232C: 1 channel | 32<br>[Special 32-point] | 0.1 | | | | | | Hoddie | A1SJ71(U)C24-<br>R4 | Computer link and multidrop link functions<br>RS-422/485: 1 channel | 32<br>[Special 32-point] | 0.1 | | | | | | Intelligent<br>communi-<br>cation<br>module | A1SD51S | Interpreter BASIC, Compile BASIC<br>RS-232C 2 channels<br>RS-422/485 1 channel | 32<br>[Special 32-point] | 0.4 | _ | | | | | Position. | A1SD70 | For 1-axis position control, speed control, speed - position control. Analog voltage output ( 0 to ±10 V) | 32<br>[Special 32-point] | 0.3 | _ | | | | | Position-<br>ing<br>module | A1SD71-S2 | For position control, for speed control, for speed-position control. Pulse train output, 2 axes (independent/simultaneous 2-axis control, direct interpolation) | 48<br>[Special 48-point] | 0.8 | | | UL/CSA | | <sup>\*:</sup> Class 2 power supply recognized by the UL/CSA Standard is required for 5/12/24 VDC modules. | ltem | Model | Description | Number of Inputs/ Outputs | | rent<br>mption | Remarks | *<br>Approved | |----------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------|----------------------|---------------------------------------------------------------------------------|---------------| | Item | MOGEL | Description | [I/O Allocation<br>Module Type] | 5 VDC | 24 VDC | Hemarks | Standard | | Position-<br>ing<br>module | A1SD71-S7 | Allows alteration of the output speed setting of a manual pulse generator for position control. Pulse train output, 2 axes (independent/simultaneous 2-axis control, direct interpolation) | 48<br>[Special 48-point] | 0.8 | _ | | | | Analog<br>I/O<br>module | A1S63ADA | Analog input: 2 channel Simple loop<br>Analog output: 1 channel Control<br>possible | 32<br>[Special 32-point] | 0.8 | _ | | | | MELSEC-<br>NET (II) | A1SJ71AP21 | For master or local station of MELSECNET (II) optical data link | 32<br>[Special 32-point] | 0.33 | _ | | | | data link<br>module | A1SJ71AR21 | For master or local station of MELSECNET (II) coaxial data link | 32<br>[Special 32-point] | 0.8 | _ | | | | MELSEC-<br>NET/B | A1SJ71AT21B | For master or local station of<br>MELSECNET/B data link system | 32<br>[Special 32-point] | 0.66 | | | | | data link<br>module | A1SJ72T25B | For remote I/O station of MELSECNET/B data link system | _ | 0.3 | _ | | | | MELSEC-<br>NET/MINI<br>S3 | A1SJ71PT32- | Used to control up to 64 MELSECNET/MINI-S3 master stations, | Exclusive I/O<br>mode: 32<br>[Special 32-point] | 0.35 | | | | | master<br>module | S3 | and a total of 512 remote I/O points and remote terminals. | Expansion mode:<br>48 [Special 48-<br>point] | 0.00 | - | · | | | | A1S32B | Up to two I/O modules can be loaded. | | | | Equipped | | | | A1S33B | Up to three I/O modules can be loaded. | ] | | | with two<br>extension | | | Main | A1S35B | Up to five I/O modules can be loaded. | ] _ | _ | · _ | connectors: | /22: | | base unit | A1S38B | Up to eight I/O modules can be loaded. | | | | one is on<br>the right;<br>the other on<br>the left side. | UL/CSA | | | A1S52B(S1) | Up to two I/O modules can be loaded. | | | | Power | | | | A1S55B(S1) | Up to five I/O modules can be loaded. | 1 | | | supply<br>module | | | Extension<br>base unit | A1S58B(S1) | Up to eight I/O modules can be loaded. | _ | | | cannot be<br>loaded<br>(power is<br>supplied<br>from the<br>main base<br>unit). | | | | A1S65B(S1) | Up to five I/O modules can be loaded. | | | | Needs a | | | | A1S68B(S1) | Up to eight I/O modules can be loaded. | _ | | power supply module. | | | | | A1SC01B | 0.055 m (2.17 inches) long flat cable | | _ | | For extension on the right side | | | • | A1SC03B | 0.33 m (11.8 inches) long | | | | | | | | A1SC07B | 0.7 m (27.6 inches) long | ] | | | Extension base unit | | | cable | A1SC12B | 1.2 m (47.24 inches) long | ] – | - | | connection | | | | A1SC30B | 3 m (118.11 inches) long | ] | | | cable | | | | A1SC60B | 6 m (236.22 inches) long | | | | | | | | A1SC05NB | 0.45 m (17.72 inches) long | | | | A[ ]N, A[ ]A | ] | | | A1SC07NB | 0.7 m (27.6 inches) long | _ | _ | | extension<br>base cable | | <sup>\*:</sup> Class 2 power supply recognized by the UL/CSA Standard is required for 5/12/24 VDC modules. | Item | | Model | Description | Applicable Model | *<br>Approved<br>Standard | |------------------------------|------------|-----------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------| | EPROM | | A1SMCA-<br>8KP | 8k steps, equipped with ROM (directly) | For A1SCPU: A6WA-28P required | | | | LITION | A2SMCA-<br>14KP | 14k steps, equipped with ROM (directly) | For A2SCPU: A2SWA-28P required | | | Memory<br>cassette | | A2SMCA-<br>2KE | 2k steps, equipped with 4K EROM (directly) | For A1SCPU<br>Writing/reading directly from the | | | | EEPROM | A1SMCA-<br>8KE | 8k steps, equipped with 16K<br>EROM (directly) | peripheral device is possible | 1 | | | | A2SMCA-<br>14KE | 14k steps, equipped with 28K<br>EROM (directly) | For A2SCPU<br>Writing/reading directly from the<br>peripheral device is possible | UL/CSA | | Memory w | rite | A6WA-28P | Used for memory cassette connector/EPROM 28-pin | For A1SMCA-8KP<br>Used to partition ROM in A1SMCA-<br>8KP | | | adapter | | A2SWA-28P | Used for memory cassette connector/EPROM 28-pin | For A2SMCA-14KP<br>Used to partition ROM in A2SMCA-<br>14KP | | | Battery | | A6BAT | IC-RAM battery backup | Mounted in A1SCPU/A2SCPU body | | | <del></del> | A6TBXY36 | | For sink type input module and sink type output module (standard type) | A1SX41(S2), A1SX42(S2), A1SY41,<br>A1SY42, A1SY42P, A1SH42, | | | | | A6TBXY54 | For sink type input module and sink type output module (2-wire type) | AX42(S1), AY42(S1/S3/S4), AH42 | | | Cannada | r/terminal | A6TBX70 | For sink type input module (3-wire type) | A1SX41(S2), A1SX42(S2),<br>A1SH42, AX42(S1), AH42 | | | block con | | A6TBX36-E | For source type input module (standard type) A1SX81(S2), AX82 | | | | | | A6TBY36-E | For source type output module (standard type) | A1SY81, AY82EP | | | | | A6TBX54-E | For source type input module (two-wire type) | A1SX81(S2), AX82 | | | | | A6TBY54-E | For source type output module (two-wire type) | A1SY81, AY82EP | | | | , | A6TBX70-E | For source type input module (3-wire type) | A1SX81(S2), AX82 | | | | | AC05TB | 0.5 m (1.64 ft) for source module | · | | | | | AC10TB | 1 m (3.28 ft) for source module | | | | | | AC20TB | 2 m (6.56 ft) for source module | A6TBXY36, A6TBXY54, A6TBX70 | | | Cable for | | AC30TB | 3 m (9.84 ft) for source module | | | | connector<br>block con | | AC50TB | 5 m (16.4 ft) for source module | | | | module | - | AC05TB-E | 0.5 m (1.64 ft) for source module | | | | | | AC10TB-E | 1 m (3.28 ft) for source module | A6TBX36-E, A6TBY36-E, A6TBX54- | | | | | AC20TB-E | 2 m (6.56 ft) for source module | E, A6TBY54-E, A6TBX70-E | | | | | AC30TB-E | 3 m (9.84 ft) for source module | | | | | | AC50TB-E | 5 m (16.4 ft) for source module | | - | | Relay terminal unit A6TE2-16 | | A6TE2-16SR | For sink type output module | A1SY41, A1SY42, A1SY42P,<br>A1SH42, AY42, AY42-S1, AY42-S3,<br>AY42-S4, AH42 | | | | | AC06TE | 0.6 m (1.97 ft) long | | | | Cable for | | AC10TE | 1 m (3.28 ft) long | | | | connectin | | AC30TE | 3 m (9.84 ft) long | A6TE2-16SR | | | rommer ( | | AC50TE | 5 m (16.4 ft) long | | 1 | | | | AC100TE | 10 m (32.8 ft) long | | | <sup>\*:</sup> Class 2 power supply recognized by the UL/CSA Standard is required for 5/12/24 VDC modules. ### REMARK I/O cables with connectors for I/O modules with 40-pin connector specifications (A1SX41, A1SX42, A1SY41, A1SY42, A1SY42P etc.) or 37-pin D-sub connector specifications (A1SX81, A1SY81) are available. Consult your nearest Mitsubishi representative for I/O cables with connectors. ### POINT Hardware compatible with A1SCPU-S1 - 1) I/O modules All I/O modules compatible with A1SCPU can be used. - 2) Special function modules All special function modules compatible with A1SCPU can be used. - Extension base unit The maximum number of extensions is 3. ### (2) A[]NA[]A extension base unit The following table shows the modules that can be loaded to the A[]NA []A extension base units: A65B; A68B; A55B; or A58B. For details on the specifications of each module see the appropriate module manual. ### POINT (1) All A[ ]NA[ ]A "building block type I/O modules" are compatible with the AnSCPU. | ltem | Model | |-----------------------------------------|-----------------------------------------------------| | Single-axis positioning module | AD70, AD70D | | Positioning module | AD71, AD71S1, AD72 | | Position detection module | A61LS, A62LS | | High speed counter module | AD61, AD61S1 | | A-D converter module | A68AD, A68ADS2, A616AD, A60MX<br>A60MXR, A68ADN | | Temperature input module | A616TD, A60MXT | | D-A converter module | A62DA, A62DAS1, A616DAI, A616DAV,<br>A68DAV, A68DAI | | A-D/D-A converter module | A84AD | | CRT control/LCD control module | AD57, AD57S1, AD58 | | Graphic controller module | AD57G, AD57GS3 | | Memory card, parrallel interface module | AD59, AD59S1 | | ltem | Model | |--------------------------------------|---------------------------------------------| | Voice output module | A11VC | | Computer link module | AJ71C24(S3/S6/S8), AJ71UC24 | | Intelligent communication module | AD51E, AD51ES3, AD51H(S3) | | Terminal interface module | AJ71C21, AJ71C21S1 | | MELSECNET/MINI (S3) data link module | AJ71PT32, AJ71PT32-S3 | | Data link module | AJ71AP21, AJ71AR21, AJ71AT21B | | SUMINET interface module | AJ71P41 | | Ethernet interface module | AJ71E71 | | Multidrop data link module | AJ71C22 | | Interrupt module | Al61 | | Power supply module | A61P, A62P, A63P, A65P, A66P, A67P,<br>A68P | | Extension base module | A62B, A65B, A68B, A52B, A55B, A58B | # (3) Peripheral devices | item | Module | | Remarks | | | | |---------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--| | Plasma handy<br>graphic<br>programmer | AGPHP-SET | <ul> <li>A6PHP</li> <li>SW[]GP-GPPAEE: A-series GPP function system disk</li> <li>SW[]GP-GPPKEE: K-series GPP function system disk</li> <li>SW0-GPPU: User disk (2DD)</li> <li>AC30R4: RS-422 cable (3m (9.84 ft) length)</li> </ul> | | | | | | Intelligent GPP | A6GPP-SET | AGGPP SW[]GP-HGPAEE: A-series GPP function system disk SW[]GP-HGPKEE: K-series GPP function system disk SW0-GPPU: User disk (2DD) AC30R4: RS-422 cable (3m (9.84 ft) length) | | | | | | Handy graphic<br>programmer | A6HGP-SET | A6HGP SW[ ]GP-HGPAEE: A-series GPP function system disk SW[ ]GP-HGPKEE: K-series GPP function system disk SW0-GPPU: User disk (2DD) AC30R4: RS-422 cable (3m (9.84 ft) length) | | | | | | Composite<br>video cable | AÇ10MD | Connects A6GPP a | and monitor display. (1 m (3.28 ft) length) | | | | | RS-422 cable | AC30R4<br>AC300R4 | 3 m (9.84 ft) length<br>30 m (98.4 ft) length | Connects CPU and A6GPP/A6PHP. | | | | | User disk | SW0-GPPU | 2DD | Used for storing user program (3.5 inch, formatted) | | | | | OSEI UISK | SW0S-USER | 2HD | Osed for storing user program (3.5 mcm, formatted) | | | | | Cleaning disk | SW0-FDC | Applicable to<br>A6GPP/A6PHP | Used for cleaning disk drive. | | | | | Programming | A7PU | Connected directly to the CPU with an RS-422 cable (AC30R4, AC to read and write programs. Provided with an MT function. The product package includes a cable used for connection to an a cassette recorder. | | | | | | unit | A7PUS | Connected directly to<br>and write programs. | the CPU with an RS-422 cable (AC30R4-PUS) to read | | | | | | ASPUE | Connected directly to<br>AC20R4-A8PU) to rea | the CPU with an RS-422 cable (AC30R4-PUS,<br>id and write programs. | | | | | ltem | Module | Remarks | |------------------------|-----------------|--------------------------------------------------------------------------------------------| | RS-422 cable | AC30R4, AC300R4 | Used to connect an A7PU to the CPU.<br>Length: 3 m/30 m (9.84/98.4 ft) | | | AC30R4-PUS | Used to connect an A7PUS or A8PUE to the CPU.<br>Length: 3 m (9.84 ft) | | | AC20R4-A8PU | Used to connect an ABPUE to the CPU.<br>Length: 2 m (6.56 ft) | | P-ROM writer<br>module | A6WU | Used for writing a program in the CPU/A6PHP to ROM, or for reading a CPU program from ROM. | | | | Connected to CPU/A6PHP using an AC30R4/AC03WU cable. | | RS-422 cable | AC30R4, AC300R4 | Connects CPU and A6WU. 3 m/30 m (9.84 ft/98.4 ft) length | | | AC03WU | Connects A6PHP and A6WU. 0.3 m (0.98 ft) length | ### POINTS - (1) Programming devices compatible with A1SCPU-S1 A6WU P-ROM writer unit cannot be used. All programming devices compatible with A1SCPU can be used, excluding A6WU. (When A7PU, A7PUS, A8PU or A8PUE is used, the CPU type "A2" is displayed when started up.) - (2) Software packages compatible with A1SCPU-S1 All utility packages compatible with A1SCPU can be used. ### 2.4 General Description of System Configuration The following gives the system configuration, number of inputs/outputs, I/O number allocation, etc. when the AnSCPU is used as an independent system. ### 3. SPECIFICATIONS **Table 3.1 General Specifications** | ltem | Specifications | | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------|------------------------|-------------------------------| | Operating ambient temperature | 0 to 55°C (See the important notice below.) | | | | | | Storage ambient temperature | −20 to 75°C | | | | | | Operating ambient humidity | 10 to 90% RH (dewing unallowable) | | | | | | Storage ambient humidity | 10 to 90% RH (dewing unallowable) | | | | | | Vibration resistance | Conforms to<br>*JIS C 0911 | Frequency | Acceleration | Amplitude | Sweep Count | | | | 10 to 55 Hz | _ | 0.075 mm<br>(0.003 in) | 10 times **(1 octave/ minute) | | | | 55 to 150 Hz | 9.8 m/s <sup>2</sup> (1g) | - | | | Shock resistance | Conforms to JIS C 0912 (98 m/s <sup>2</sup> (10g) x 3 times in 3 directions) | | | | | | Noise durability | By noise simulator of 1500 Vpp noise voltage, 1 μs noise width and 25 to 60 Hz noise frequency | | | | | | Dielectric withstand voltage | 1500 VAC for 1 minute across AC external terminals and ground<br>500 VAC for 1 minute across DC external terminals and ground | | | | | | Insulation<br>resistance | 5 MΩ or larger by 500 VDC insulation resistance tester across AC external terminals and ground | | | | | | Grounding | Class 3 grounding; ground to the panel if proper grounding is not possible. | | | | | | Operating atmosphere | Free of corrosive gases. Dust should be minimal. | | | | | | Cooling method | Self-cooling | | | | | ### REMARK One octave see \*\* in the table indicates a change from the initial frequency to double or half frequency. For example, any of the changes from 10 Hz to 20 Hz, from 20 Hz to 40 Hz, from 40 Hz to 20 Hz, and 20 Hz to 10 Hz are referred to as one octave. Section 9 LOADING AND INSTALLATION describes the conditions for the operating environment and precautions on installation. Note: \*JIS: Japanese Industrial Standard ### **IMPORTANT** Restrictions for UL standard approved products In order to be recognized as UL listed products, products must be used in compliance with the following restrictions: - (1) Operating ambient temperature is limited to 0 to 50°C. - (2) A class 2 power supply recognized by the UL standard must be used. # 4. AnSCPU # 4.1 Performance Specifications The memory capacities of AnSCPU modules, performances of devices, etc., are presented below. **Table 4.1 Performance Specifications** | Type | | A1SCPU(S1) | A1SCPUC24-R2 | A2SCPU(S1) | | |----------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------|--| | Control system | | Repeated operation (using stored program) | | | | | I/O control met | hod | Refresh mode/Direct mod | e selectable | | | | Programming I | anguage | Language dedicated to se symbolic language, MELS | quence control. Relay symb<br>AP-II(SFC) (for A1SCPU). | ool type and logic | | | | | Sequence instructions: 26 | 3 | | | | Number of inst | ructions (Types) | Basic instructions: 131 | | | | | | | Application instructions: 1 | 04 | | | | Processing sperinstruction) (μ s | ed (sequence<br>sec/step) | Direct : 1.0 to 2.3<br>Refresh : 1.0 | | | | | I/O points | | A1S: 256, A1S-S1: 512 | 256 (32 points are used for the computer link function) | A2S: 512, A2S-S1: 1024 | | | Watchdog time | r (WDT)(msec) | 10 to 2000 | | | | | Memory capac | ity *1 (built-in RAM) | 32k bytes | | A2S: 64k bytes,<br>A2S-S1: 192k bytes | | | Program | Main sequence | Max. 8k steps | - | Max. 14k steps | | | capacity | Sub sequence | Unavailable | | | | | internal relay ( | M) (point) | 1000 (M0 to 999) | | | | | Latch relay (L) | (point) | 1048 (L1000 to 2047) The number of M + L + S = 2048 (set in parameters) | | | | | Number of step | relays (S) (point) | 0 (Defaults to no value) | | | | | Link relay (B) ( | point) | 1024 (B0 to 3FF) | | | | | Timer (T) | | 256 points 100 msec timer : setting time 0.1 to 3276.7 sec (T0 to 199) 10 msec timer : setting timer 0.01 to 327.67 sec (T200 to 255) 100 msec : depending on setting retentive timer : (setting time 0.1 to 3276.7 sec) Set in parameters | | | | | Counter (C) | | 256 points Normal counter : Setting range 1 to 32767 (C0 to 255) Interrupt program counter : Setting range 1 to 32767 Counter to be used in interrupt program | | | | | Data register ( | D) (points) | 1024 (D0 to D1023) | | | | | Link register (W) (points) | | 1024 (W0 to W3FF) | | | | | Annunciator (F) (points) | | 256 (F0 to F255) | | | | | File register (F | l) (points) | Max. 4096 (R0 to R4095) | | | | | Accumulator ( | A) (points) | 2 (A0, A1) | | | | | Index register | (V,Z) (points) | 2 (V,Z) | | | | | Pointer (P) (po | ints) | 256 (P0 to P255) | | | | | Interrupt pointe | er (I) (points) | 32 (10 to 131) | | | | Table 4.1 Performance Specifications (Continued) | Type Item | A1SCPU(S1) | A1SCPUC24-R2 | A2SCPU(S1) | | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|--| | Special relay (M) (points) | 256 (M9000 to M9255) | | | | | Special register (D) (points) | 256 (D9000 to D9255) | | | | | Comment (points) (Specify in batches of 64 points) | Max. 1600 *2 | | Max. 4032 | | | Self-diagnostic functions | Watchdog error monitor, Memory error detection, CPU error detection, I/C error detection, battery error detection, etc. | | | | | Operation mode at the time of error | STOP/CONTINUE | | | | | STOP $\rightarrow$ RUN output mode | Output data at time of STOP restored/data output after operation execution | | | | | Clock function | Year, month, day, hour, minute, second (Automatically recognizes leap years.) Accuracy -2.3 to +4.4 s (TYP. +1.8 s)/d at 0°C -1.1 to +4.4 s (TYP. +2.2 s)/d at 25°C -9.6 to +2.7 s (TYP2.4 s)/d at 55°C | | | | | Allowable momentary power interruption time | 20 msec | | | | | Current consumption (5 VDC) | 0.4 A | 0.56 A | 0.47A | | | Weight (kg) (lb) | 0.37 (0.81) | 0.41 (0.90) | 0.43 (0.95) | | | Standard | UL/CSA — UL/CSA | | | | <sup>\*1</sup> The maximum total memory that can be used for parameters, T/C set values, program capacity, file registers, number of comments, sampling trace, and status latch is 32K/64K bytes. The memory capacity is fixed. No expansion memory is available. Section 4.1.7 shows how to calculate the memory capacity. <sup>\*2</sup> Up to 1600 comments can be stored in the A1SCPU. In the GPP/PHP/HGP, 4032 comments can be written. #### 4.1.1 AnSCPU operation processing This section explains the operation processing which takes place from the time the AnSCPU power is switched ON until the sequence program is executed. AnSCPU processing is generally divided into the following four types: #### (1) Initial processing This is the pre-processing for executing sequence operations. Initial processing is executed once at power up or after key reset. - (a) Resetting the I/O module. - (b) Initialization of the data memory's unset latch area (bit devices turned OFF, word devices set to 0). - (c) I/O module addresses are automatically assigned in accordance with the I/O module type and where the module is installed on a base unit. - (d) Automatic diagnostic check of parameter settings and operation circuits is executed (see Section 4.1.6). - (e) If the AnSCPU is used in the master station of an MELSECNET(II) MELSECNET/B, data link operation begins after setting the link parameter data in the data link module. #### (2) I/O module refresh processing If the refresh mode for both input and output is set with the I/O control switch, the I/O module is refreshed (see Section 4.1.5). #### (3) Sequence program operation processing The sequence program written in the AnSCPU is executed from step 0 to the END instruction. #### (4) END processing When sequence program processing reaches the END instruction, the sequence program is returned to step 0. - (a) Self-diagnosis checks for blown fuses, I/O module verification, low battery voltage, etc., are executed (see Section 4.1.6). - (b) T/C present values are updated and contacts are turned ON/OFF. (The ACPU Programming Manual (Fundmentals) gives details.) - (c) Data read or write from/to computer link modules (A1SJ71(U)C24, AJ71C24(S8), AD51(S3), etc.) - (d) Link refresh processing is executed when the link refresh request is given from the MELSECNET data link. Note that the AnSCPU can enable and disable execution of link refresh by turning M9053 ON/OFF and by issuing DI/EI instructions. Fig. 4.1 AnSCPU Operation Processing # 4.1.2 Operation processing in the RUN, STOP, PAUSE states The PC CPU can be operated in the RUN, STOP and PAUSE states as described below. #### (1) RUN operation RUN indicates repeated operations of the sequence program from step 0 to the END (FEND) instruction. When a CPU changes its status to the RUN mode, the CPU restores all output data which was saved when the CPU was stopped, in accordance with the STOP $\rightarrow$ RUN mode set in the parameters. The PC CPU needs initialization time before starting a sequence program operation. It requires two to three seconds after a power ON or reset, and one to three seconds after the mode is changed from STOP to RUN. ## (2) STOP operation STOP indicates stopping of sequence program operation by executing a STOP instruction or by using the remote STOP function (see Section 4.2.3). When the CPU is set to STOP, the output status is saved and all outputs are switched OFF. Data other than the outputs (Y) is retained. #### (3) PAUSE operation PAUSE indicates stopping of sequence program operation with the output and data memory states retained. # POINT An AnSCPU executes the following operations at any time in the RUN, STOP or PAUSE mode: - Refresh processing of the I/O module when the refresh mode is set, - Data communications with computer link modules, - · Link refresh processing. Therefore, the following operations are possible even when the An-SCPU is in the STOP or PAUSE state: - Monitoring I/O status and testing using a peripheral device, - · Read/write with computer link modules, and - Communications with other stations in the MELSECNET data link system. ## 4.1.3 Watchdog timer (WDT) The watchdog timer is an internal system timer which monitors the scan time of sequence program execution to detect program errors. The WDT also detects PC hardware faults. The default value for the watchdog timer is 200 msec. This value can be changed from 10 to 2000 msec in the parameters. (1) Normal operation (scan time is within the set value) The watchdog timer is reset after the execution of an END instruction. - (2) Faulty operation (scan time is not within the set value) - (a) A watchdog timer is detected, then, the CPU stops program processing and flashes the RUN LED on its front face. - (b) There are two types of error code for the watchdog timer, error codes "22" and "25". Error code 22 signifies that an END instruction is executed after the WDT has exceeded its set value. Error code 25 signifies that the CPU is executing a dead-loop program and never reaches an END instruction. This error could occur if the PC hardware is faulty or branch instructions are used incorrectly in the program. (3) Watchdog timer reset using the sequence program The watchdog timer is reset with a [WDT] instruction in the sequence program. The watchdog timer begins counting again from 0. However, the scan time values registered in D9017 to D9019 are not reset when the WDT instruction is executed. (4) When a watchdog timer error occurs, check the error by referring to Section 11 (Troubleshooting), then turn the RESET switch to clear the error. # 4.1.4 Operation processing when a momentary power interruption occurs When voltage supplied to the power supply module is below the specified range, the AnSCPU detects a momentary power interruption. When the AnSCPU detects a momentary power interruption, the following operations are executed: - (1) Momentary power interruption within 20 msec - (a) Program processing is stopped and the output is retained. - (b) Program processing is resumed when the power is restored. - (c) The watchdog timer (WDT) continues counting even while the operation is stopped. For example, if a momentary power interrutption of 20 msec occurs when the scan time is 190 msec, a watchdog timer error (200 msec) occurs. - (2) Momentary power interruption over 20 msec The AnSCPU is reset and returns to the initial start status. The necessary operations are the same as when the CPU power is turned ON or when the CPU is reset. Fig. 4.2 Operation Processing When a Momentary Power Interruption Occurs #### 4.1.5 I/O control method The I/O control method for the AnSCPU can be selected as either of the following two modes using the I/O control switch: - (1) Direct mode for both input and output - (2) Refresh mode for both input and output The direct and refresh modes are explained below. Processing in the direct and refresh modes differs only for inputs (X) and outputs (Y). Processing for other devices and for special function-modules (FROM/TO instruction) is the same in both modes. ## (1) Direct mode I/O modules are accessed whenever a CPU executes an instruction with an input (X) or output (Y). One scan time at most is necessary from the input status change to the change in the output status which corresponds to the input. ## (2) Refresh mode I/O modules are batch accessed before executing step 0 of the sequence program. This is called I/O module refresh processing. Input module statuses are read to the data memory input (X). Data memory output (Y) statuses are output to output modules. When a CPU executes an instruction with an input (X) or output (Y), it only accesses the data memory of the input (X) or output (Y). Two scan times at most is necessary from the input status change to the output status change which corresponds to the input. ## **POINT** When the refresh mode has been selected, use the SEG instruction when accessing one segment of an I/O module in the same way as with the direct mode. The ACPU Programming Manual (Common Instructions) gives details. #### 4.1.6 Self-diagnosis The self-diagnosis function allows the AnSCPU to detect its own errors. Self-diagnosis is carried out when the PC power supply is turned ON and if an error occurs while the PC is in the RUN state. If the AnSCPU detects an error, it displays an error message and stops to prevent faulty PC operation. The operation of the AnSCPU when an error is detected by the self-diagnosis function can be selected as either stop mode or continuous mode by making a parameter setting. In the stop mode, PC operation is stopped when the error is detected; in the continuous mode, PC operation is continued. When an error occurs, the error occurrence and the error content are stored in a special relay (M) and special register (D). In the continuous mode, in particular, the program should read the details of the error and take appropriate action to prevent faulty PC and machine operations. Operation stops and all outputs (Y) are immediately turned OFF after the self-diagnosis function detects an error which stops PC operation. If the self-diagnosis function detects an error during which PC operation continues, the part of the program where the error was detected is skipped and the rest of the program is executed. If an I/O module verify error is detected, the operation is continued with the I/O addresses at the time the error occurred. Explanations of the errors detected by the self-diagnosis function are given in Table 4.2. # REMARKS - (1) In Table 4.2, in the I/O error, I/O module verify, fuse blown, special-function module error, and operation check error diagnoses, the CPU status can be selected as either stop or run; and the RUN LED status as either flashing or ON by using peripheral devices. - (2) The LED Display Message column in Table 4.2 lists messages displayed by the peripheral devices' PC diagnosis. Table 4.2 Self-Diagnosis | Diagnosis | Diagnosis Timing | CPU<br>Status | "RUN"<br>LED<br>Status | LED<br>Display Message | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------|------------------------|------------------------| | Memory error<br>Instruction code check | When the corresponding instruction is executed | | | INSTRUCT. CODE<br>ERR. | | Parameter setting check | When power is switched ON or a reset is executed When switched from STOP/PAUSE to RUN | | | PARAMETER ERROR | | No END instruction | When M9056 or M9057 is switched ON When switched from STOP/PAUSE to RUN | Stan | Elechina | MISSING END INS. | | Instruction<br>execution disable | When CJ, SCJ, JMP, CALL(P), FOR and NEXT instruction is executed When switched from STOP/PAUSE to RUN | Stop | Flashing | CAN'T EXECUTE (P) | | Format<br>(CHK instruction) check | When switched from STOP/PAUSE to RUN | | | CHK FORMAT ERR. | | Instruction<br>execution disable | When an interrupt occurs<br>When switched from STOP/PAUSE to RUN | | | CAN'T EXECUTE (I) | | CPU error<br>RAM check | When power is switched ON or a reset is executed When M9084 is switched ON during STOP | | | RAM ERROR | | Operation circuit check | When power is switched ON or a reset is executed | <b>.</b> | Flashing | OPE. CIRCUIT ERR. | | Watchdog error check | When an END instruction is executed | Stop | | WDT ERROR | | END instruction not executed | When program processing reaches the end of the program | | | END NOT EXECUTE | | Endless loop execution | At any time | | | WDT ERROR | | I/O error<br>I/O module verify | When an END instruction is executed (Not checked when M9084 is on) | Stop | Flash-<br>ing | UNIT VERIFY ERR. | | Fuse blown | When an END instruction is executed (not checked when M9084 is ON) | Run | ON | FUSE BREAK OFF. | | Special function<br>module error<br>Control bus check | When a FROM, TO instruction is executed | | | CONTROL-BUS ERR. | | Special-function module error | When a FROM, TO instruction is executed | | Flashing | SP. UNIT DOWN | | Link module error | When power is switched ON or a reset is executed When switched from STOP/PAUSE to RUN | Stop | | LINK UNIT ERROR | | I/O interruption error | When an interruption occurs | | | I/O INT. ERROR | | Special-function module assignment | When power is switched ON or a reset is executed When switched from STOP/PAUSE to RUN | | | SP. UNIT LAY. ERR. | | Special-function module error | function module When a FROM, TO instruction is executed | | Flash-<br>ing<br>ON | SP. UNIT ERROR | | Link parameter error | When power is switched ON or a reset is executed When switched from STOP/PAUSE to RUN | Run | ON | LINK PARA. ERROR | | Battery error<br>Battery low | At any time (not checked When M9084 is ON) | Run | ON | BATTERY ERROR | | Operation check error | When the corresponding instruction is executed | Stop<br>Run | Flash-<br>ing<br>ON | OPERATION ERROR | #### 4.1.7 Devices A device is any contact, coil, or timer used in PC program operations. AnSCPU devices and their range of use are shown below. The items marked "\*" can be used and set for range change by setting the parameters. Set parameters which are appropriate for the system configuration and its program. Section 4.1.6 gives details about parameter settings. Table 4.3 Devices | | Device | Application (Number | on Range<br>of points) | Explanation | |---|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | x | Input | A1SCPU: X/Y00 to X/YFF (X, Y total 256 points) A1SCPUC24-R2: X/Y00 to X/YDF (X, Y total 224 points, X/YE0 to X/YFF are used for the computer link function) A1SCPU-S1, A2SCPU: X/Y000 to X/Y1FF (X, Y total 512 points) A2SCPU-S1: X/Y0 to X/Y3FF (X, Y total 1024 points) | | Provides a command or data from an external device, (e.g. pushbutton, select switch, limit switch, digital switch) to the PC. | | ٧ | Output | | | Provides the program control result to an external device, e.g. solenoid, magnetic switch, signal light, digital display. | | М | Special relay | M9000 to M9255 | (256 points) | Predefined internal relay for special purposes. | | М | Internal relay* | M0 to M999<br>(1000 points) | | Internal relay in the PC which cannot be directly output. | | L | Latch relay* | L1000 to L2047<br>(1048 points) | Number of M +<br>L + S = 2048 | Internal relay in the PC which cannot be directly output. Backed up during power failure. | | s | Step relay* | Can be used by setting a parameter (0) | | Used in the same manner as an internal relay (M) e.g., as a relay indicating the stage number of a step-by step process operation program. | | В | Link relay | B0 to B3FF (1024 points) | | Internal relay for MELSECNET which cannot be output. May be used as an internal relay if not assigned for data link use. | | F | Annunciator | F0 to F255 (256 points) | | Used to detect a fault. When switched ON during RUN by a fault detection program, it stores a corresponding number in a special register D. | | Т | 100 msec timer* | T0 to T199 (200 points) | | | | Т | 10 msec timer* | T200 to T255 (56 points) | | Forward timers are available in 100 msec, 10 msec and 100 msec retentive types. | | Т | 100 msec<br>retentive timer* | Can be used by s parameter (0 poir | etting a<br>nts) | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | С | Counter* | C0 to C255 (256 | points) | Forward counters are available in normal and interrupt | | С | Interrupt<br>counter* | Can be used by s<br>parameter (0 poir | etting a<br>nts) | types. | | D | Data register | D0 to D1023 (102 | 4 points) | Memory for storing values. | | D | Special register | D9000 to D9255 | (256 points) | Predefined data memory for special purposes. | | w | Link register | W0 to W3FF (1024 points) | | Data register for MELSECNET. May be used as a data register if not assigned for MELSECNET use. | | R | File register* | Can be used by setting a parameter (0 points) | | Extends the data register utilizing the user memory area. | | Α | Accumulator | A0, A1 (2 points) | | Data register for storing the operation results of basic and application instructions. | | Z | Index register | Z (1 point) | | Used to index device numbers (X, Y, M, L, B, F, T, C, | | > | Index register | V (1 point) | | D, W, R, K, H, P). | | Z | Nesting | N0 to N7 (8 levels | s) | Indicates the nesting of master controls. | Table 4.3 Devices (Continued) | | Device | Application Range<br>(Number of points) | Explanation | |---|--------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Pointer | P0 to P255 (256 points) | Indicates the destination of branch instructions (CJ, SCJ, CALL, JMP). | | ı | Pointer for interruption | 10 to 131 (32 points) | Indicates an interrupt program corresponding to the interrupt source. | | К | Decimal<br>constant | K-32768 to 32767<br>(16-bit instruction)<br>K-2147483648 to 2147483647<br>(32-bit instruction) | Used to specify the timer/counter set value, pointer number, interrupt pointer number, the number of bit device digits, and basic and application instruction values. | | Н | Hexadecimal constant | H0 to FFFF (16-bit instruction) H0 to FFFFFFFF (32-bit instruction) | Used to specify the basic and application instruction values. | # REMARK The step relay (S) may be used in the same manner as the internal relay (M). The step relay is useful when writing a program which has two functions or applications, i.e., the step relay can be used specifically in accordance with the function or application, independently of the internal relay. # 4.1.8 Parameter setting ranges The parameters specify various PC functions, device ranges and user memory assignments of the AnSCPU. As shown in Table 4.4, the parameters have default settings so the user doesn't have to set all the parameter items. If any parameter item needs to be modified, please refer to the table for the allowed setting range. The operating manuals for each peripheral device give details on parameter settings. **Table 4.4 Parameter Setting Ranges** | Item | | Setting | Default Value | Setting Range | | lid<br>heral<br>ices | |----------------------------------------------------|---------------------------------------------------|----------------------------|-------------------------------------------------|---------------------------------------------|----|----------------------| | item | | | | | PU | GPP | | Main sequence program area | | A1SCPU(S1)<br>A1SCPUC24-R2 | 6k steps | 1 to 8k steps<br>(in units of 1k steps) | 0 | o | | | | A2SCPU(S1) | | 1 to 14k steps<br>(in units of 1k steps) | 0 | 0 | | File register cap | pacity | | None | 1 to 4k points<br>(in units of 1k points) | 0 | 0 | | Comment capa | citv | A1SCPU(S1)<br>A1SCPUC24-R2 | None | 0 to 1600 points<br>(in units of 64 points) | _ | 0 | | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | A2SCPU(S1) | | 0 to 4032 points<br>(in units of 64 points) | | | | | Memory capac | ity | | 0/8 to 16k bytes | ] | | | Status latch | Data memory | | None | Absent/present | _ | 0 | | | File register | | | Absent/present<br>(2 to 8k bytes) | | | | | Memory capac | ity | | 0/8k bytes | | | | | Device setting | | None | Device number | _ | | | Sampling<br>trace | | | | Per scan | | o | | 11 000 | | | | Per time | | | | | | | | 0 to 1024 times<br>(in units of 129 times) | | | | Microcomputer program | A1SCPU | | None | 0 to 14k bytes<br>(in units of 2k bytes) | _ | 0 | | capacity | A2SCPU | | | 0 to 26k bytes<br>(in units of 2k bytes) | | | | | Link relay (B) | | | B0 to B3FF<br>(in units of 1 point) | | | | Setting of latch | Timer (T) | | Only for I 1000 to | T0 to T255<br>(in units of 1 point) | | | | (power<br>interruption<br>compensa-<br>tion) range | Counter (C) Data register (D) Link register (W) | | Only for L1000 to<br>L2047.<br>None for others. | C0 to C255<br>(in units of 1 point) | ٥ | 0 | | | | | | D0 to D1023<br>(in units of 1 point) | | | | | | | | W0 to W3FF<br>(in units of 1 point) | | | | | Number of link | stations | | 1 to 64 | ] | | | Setting of | | A1SCPU | None | X0 to FF<br>(in units of 16 points) | _ | o | | link range | Input (X) | A1SCPUC24-R2 | | Unusable | _ | | | | | A1SCPU-S1 | | X0 to 1FF<br>(in units of 16 points) | | | Table 4.4 Parameter Setting Ranges (Continued) | Item | | Setting | Default Value | Setting Range | Valid<br>Peripheral<br>Devices | | |----------------------------------------------------------------------------------|------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|-----| | 110111 | | | | | PU | GPP | | | Input (X) | A2SCPU | · | X0 to 1FF<br>(in units of 16 points) | | | | | mpar (x) | A2SCPU-S1 | | X0 to 3FF<br>(in units of 16 points) | | | | | | A1SCPU | | Y0 to FF<br>(in units of 16 points) | | | | | | A1SCPUC24-R2 | . [ | Unusable | | | | Setting of<br>link range | Output (Y) | A1SCPU-S1 | None | Y0 to 1FF<br>(in units of 16 points) | _ | 0 | | | | A2SCPU | | Y0 to 1FF<br>(in units of 16 points) | | | | | | A2SCPU-S1 | | Y0 to 3FF<br>(in units of 16 points) | | | | | Link relay (B) | | | B0 to B3FF<br>(in units of 16 points) | | | | | Link register ( | W) | | W0 to W3FF<br>(in units of 1 point) | | | | I/O assignment | <b>t</b> | | None | X/Y0 to X/Y1FF<br>(in units of 16 points) | _ | o | | Setting of internal relay (M),<br>latch relay (L),<br>and step relay (S) setting | | M0 to M999<br>L1000 to L2047<br>None for S | M/L/S 0 to 2047<br>(M, L, S are serial<br>numbers) | o | o | | | Watchdog timer setting | | 200 msec | 10 msec to 2000 msec<br>(in units of 10 msec) | 0 | 0 | | | Setting of timer | | 100 msec:<br>T0 to T199<br>10 msec:<br>T200 to T255 | 256 points of 100 msec,<br>10 msec, and integrating<br>timers (in units of 8 points)<br>Timers have serial<br>numbers. | o | 0 | | | Setting of counter | | No interrupt<br>counter | 256 points (in units of 8 points) for counters and interrupt counters Must be consecutive numbers | | o | | | | | A1SCPU | | X0 to XFF | | | | Setting of remo | ••• | A1SCPUC24-R2 | | X0 to XDF | | | | RUN/PAUSE c | ontact * | A1SCPU-S1,<br>A2SCPU | None | X0 to X1FF | _ | 0 | | | | A2SCPU-S1 | | X0 to X3FF | | | | | Fuse blown | | Continuation | | | | | Operation I/O verify error mode at the time of error Operation error | | r | Stop | Stop/continuation | | | | | | or | Continuation | Stop/continuation | _ | 0 | | | Special function | on unit check error | Stop | | | | | STOP → RUN display mode | | Operation<br>status prior to<br>re-output of<br>STOP | Output before STOP or after operation execution | | o | | | Print title entry | | | None | Up to 128 characters | | 0 | | Keyword entry | | | None | Max. 6 digits in<br>hexadecimal<br>(0 to 9, A to F) | 0 | o | <sup>\*</sup> It is not possible to set a PAUSE contact alone. #### 4.1.9 Memory capacity settings (main programs, file registers, comments, etc.) The A1SCPU(S1)/A1SCPUC24-R2 provides 32k bytes of user memory area (RAM) and the A2SCPU(S1) provides 64k (192k) bytes of user memory area (RAM). Data for parameters, T/C set values, main programs, sampling trace, status latch, file registers, and comments can be stored in the user memory area. #### (1) Calculating memory capacity The user memory can be divided into several memory blocks in accordance with the parameter settings. Table 4.5 Parameter Settings and Memory Capacity | | ltem | Setting Unit | Memory Capacity | Storage onto ROM | Remark | |-----------------|---------------------------|----------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | | Parameter, T/C set values | | 4k bytes (fixed) | | | | Main<br>program | Sequence<br>program | 1k steps | (Main sequence program capacity) x 2k bytes | Possible | Occupies 4k bytes for parameters and T/C set values | | | Microcomputer program | 2k bytes | (Main micro computer program capacity) x 1k byte | | | | Sampling | trace | Not available/<br>available | 0/8k bytes | | | | | Data memory | Not available/<br>available 0/8k bytes | | | The memory capacity for the file register | | Status<br>latch | File registers | Not available/<br>available | (File registers' memory capacity)<br>1k byte | Impossible status latch is determined by the number of file registe points set using parameters. | | | File regist | ers | 1k points | (File registers' number of points) x 2k bytes | | | | Comment | 5 | 64 points | (Number of comments)<br>64 + 1k byte | | 1k byte is occupied by<br>the system when<br>setting comment<br>capacity. | # (2) Storage priority in user memory The data set in the parameters is stored in the following sequence. Make sure that the memory protect range does not cover the areas, such as sampling trace and file register, to which data will be written during sequence program execution. #### (a) When the A1SCPU(S1)/A1SCPUC24-R2 is used Even if the main program is stored in an EEP-ROM/EP-ROM, the capacities of the sampling trace, status latch, file register, and comment areas cannot be increased, because the system uses the internal RAM area (area indicated by \*1 in the following figure) as in RAM operation. ## (b) When the A2SCPU(S1) is used When the main program is stored in an EP-ROM, the area assigned to the program used in RAM operation is left unused, and can be used for the extension file register area. But, even if the main program is stored in an EEP-ROM, the area cannot be used for the extension file register, because the system uses the internal RAM area (area indicated by \*2 in the following figure) as in RAM operation. # 4.2 Functions The following table describes the functions of the AnSCPU. **Table 4.6 List of Functions** | Function | Description | Section | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Reference | | Constant scan | Executes the sequence program at the predetermined intervals independently of the scan time. | 4.2.1 | | | Setting allowed from 10 to 2000 msec. | | | Latch<br>(power interruption<br>compensation) | <ul> <li>Retains device data while the PC is switched OFF or<br/>reset or a momentary power interruption of 20 msec<br/>or longer occurs.</li> </ul> | 4.2.2 | | oomponsation, | L, B, T, C, D and W can be latched | | | Remote RUN/STOP | Allows remote RUN/STOP control from an external<br>device (e.g. peripheral, external input, computer) with<br>the RUN/STOP switch in the RUN position. | 4.2.3 | | | Stops operation with the output (Y) status retained. | | | PAUSE | Pause function may be switched ON by using either of<br>the following: | 4.2.4 | | | Remote PAUSE contact | | | | Peripheral device | | | Status latch | Stores all device data in the status latch area in the<br>AnS when the status latch condition is switched ON. | 4.2.5 | | Status lateri | <ul> <li>The stored data can be monitored by a peripheral device.</li> </ul> | 4.2.3 | | Sampling trace | <ul> <li>Samples the specified device operating statuses at<br/>predetermined intervals and stores the sampling<br/>result in the sampling trace area in the AnS.</li> </ul> | 4.2.6 | | , , | <ul> <li>The stored data can be monitored by a peripheral device.</li> </ul> | | | Offline switch | <ul> <li>Allows the device (Y, M, L, S, F, B) used with the OUT<br/>instruction to be disconnected from the<br/>sequence program processing.</li> </ul> | 4.2.7 | | Priority setting<br>ERROR LED | Sets the ON/OFF status of the ERROR LED in the event of an error . | 4.2.8 | | | Executes clock operation in the CPU module. | | | Clock | <ul> <li>Clock data includes the year, month, day, hour,<br/>minute, second, and day of the week.</li> </ul> | 4.2.9 | | | <ul> <li>Clock data can be read from special registers D9025<br/>to D9028.</li> </ul> | | # REMARK The AnSCPU cannot do "step operation", "PAUSE using RUN/STOP key switch", or "I/O module replacement at online". #### 4.2.1 Constant scan Because the processing time of each individual instruction in a sequence program differs depending on whether or not the instruction is executed, the scan time differs accordingly for each scan. The constant scan function sets varying scan times to a fixed value regardless of the sequence program processing time. Fig. 4.4 Constant Scan Function ## (1) Constant scan application When executing simple positioning by turning output (Y) ON/OFF, the positioning time may vary since the ON/OFF timing of output (Y) differs for each scan. When using the constant scan function, variation in the positioning timing can be decreased by the ON/OFF timing of output (Y). #### (2) Setting range (a) Constant scan time can be set in the range of 10 to 2000 msec. Enter the required constant scan time in special register D9020 in units of 10 msec (setting value between 10 and 2000 msec). If the D9020 setting is outside the range of 1 to 200, the constant scan time will be as indicated below. | Setting for D9020 | Constant Scan Time | |-------------------|--------------------| | -32768 to 0 | Not set | | 1 to 200 | 10 to 2000 msec | | 201 to 32767 | 2000 msec | (b) The watchdog timer setting must be greater than the constant scan time setting. If the watchdog timer setting is smaller than the constant scan time setting, a WDT error might occur. The relationship between the constant scan time setting and the watchdog timer setting is indicated below. (Constant scan time setting) $\leq$ (WDT setting) -1 (c) The set constant scan time must be greater than the maximum scan time of the sequence program. If the sequence program scan time is longer than the constant scan time, the constant scan function will not be executed correctly. Fig. 4.5 Scan Timer Larger than Constant Scan Setting - (3) Setting for constant scan execution - (a) Constant scan execution A constant scan time setting is written to D9020 using the sequence program or a peripheral device (1 - 200). (b) Constant scan not executed The value "0" is written to D9020 using the sequence program or a peripheral device. ## (4) Precautions (a) The constant scan time setting value stored in D9020 is cleared to zero (0) when the AnSCPU power is turned ON or reset using the RUN switch. Therefore, it is necessary to write the following program if a constant scan is required from the first scan immediately after the AnSCPU is turned ON or reset. - (b) If a momentary power interruption within the allowable time occurs, the constant scan time is lengthened by the time taken up by the momentary power interruption. Accordingly, the constant scan function does not operate correctly. - (c) During constant scan time processing, the following interrupt processing is allowed. | Interrupt | Processing Time | | | | |-----------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--| | I/O interrupt | AD51(S3) general data processing<br>Interrupts from Al61 or AD51(S3) | : 0.2 to 0.5 msec<br>: 0.2 msec + (interrupt program<br>execution time of I0 to I17) | | | | 10 msec interrupt | 1.0 msec + interrupt program execution time of I29 to I31 | | | | | Interrupt from<br>peripheral<br>devices | 0.2 msec | | | | When the above interrupts overlap, the interrupt processing time becomes the total of the overlapping interrupts. ## 4.2.2 Power interruption compensation for device data in the AnSCPU (LATCH function) Data of all the AnS devices except devices specified as latch area are returned to default values (OFF for bit devices and 0 for word devices) when the power for AnSCPU is interrupted or the reset switch is turned ON. The latch function retains the device data if (a) the AnSCPU is reset by turning ON the power, (b) the AnSCPU is reset using the RUN/STOP switch, or (c) a momentary power interruption lasting 20 msec or more occurs. The sequence program operation is the same whether or not the data is latched. #### (1) Latch application Even if a momentary power interruption occurs, the processing currently being carried out can continue because the latch function retains the data for production volume, number of defective products, and addresses. - (2) Latch devices and latch range setting - (a) The devices whose data can be latched are listed below: - 1) Latch relays (L0 to L2047) - 2) Link relays (B0 to B3FF) - 3) Timers (T0 to T255) - 4) Counters (C0 to C255) - 5) Data registers (D0 to D1023) - 6) Link registers (W0 to W3FF) ## **POINTS** Device data within the latch range is backed up by the battery (A6BAT) installed in the AnSCPU. - (1) The battery is required even when sequence program is stored in a ROM. - (2) Device data within the latch range is destroyed if the battery connector is disconnected from the AnSCPU while the AnSCPU power is turned OFF. (3) Clearing the latched data (a) To clear the latched data, perform the latch clear operation. The latch clear operation also clears unlatched device data as described below. After the latch clear operation, the data in the each device is set as follows: 1) Y, M/L/S, F, B : Turned OFF. 2) Special relays (M9000 to M9255) : Data is retained. 3) T, C : Contacts and coils are turned OFF, the present value is set to 0. 4) D, Z, V, W, A : Data is set to 0. 5) R : Data is retained. - 6) Special registers (D9000 to D9127): Data is retained. - (b) Latched data can be cleared using either of the following two methods. - 1) Using the RUN/STOP switch - i) Turn the RUN/STOP switch from the STOP position to the L.CLR position until the "RUN" LED flashes at high speed (goes ON and OFF at 0.2 sec intervals). Flashing of the RUN LED at high speed indicates that the latched data is ready to be cleared. ii) Turn the RUN/STOP switch from the STOP position to the L.CLR position while the RUN LED is flashing. The latched data is cleared. # **POINTS** To cancel the latch clear operation, turn the RUN/STOP switch to the RUN or RESET position while the "RUN" LED is flashing. (1) RUN position: The AnSCPU starts program processing. (2) RESET position: The AnSCPU is reset. 2) Using the GPP function The A6GPP "DEVICE MEMORY ALL CLEAR" of the test functions in the PC mode can be used to execute a latch clear. (The GPP Operating Manual gives details.) #### 4.2.3 Running and stopping the AnSCPU using external devices (remote RUN/STOP function) The RUN switch is used for AnSCPU RUN/STOP control. "Remote RUN/STOP" operation means controlling the AnSCPU RUN/STOP state with external signals (commands from peripheral devices, remote RUN contacts) with the RUN switch at the RUN position. (1) Application of remote RUN/STOP Remote RUN/STOP control is useful in the following cases: - (a) When the AnSCPU is at a remote location. - (b) When the AnSCPU is located in a control box. - (2) Executing a remote RUN/STOP Remote RUN/STOP operation is possible using the following methods: (a) Remote RUN contacts Remote RUN/STOP control is possible by turning a remote RUN contact set in the parameters ON and OFF. - 1) When the remote RUN contact is turned OFF, the AnSCPU is set to the RUN state. - 2) When the remote RUN contact is turned ON, the AnSCPU is set to the STOP state. Switching between RUN and STOP is executed after execution of the END(FEND). Fig. 4.6 Remote RUN/STOP Timing Chart When Using a Remote Run Contact (b) The AnsCPU RUN/STOP operation is executed by specifying remote RUN/STOP from a peripheral device, computer link module, or the AD51(S3). Fig. 4.7 Remote RUN/STOP Timing Chart When Using the Remote RUN/STOP Command from a Peripheral Device ## (3) Precautions - (a) Because the AnSCPU gives priority to the STOP command, the following points must be kept in mind: - 1) An AnSCPU is turned to the STOP state when a STOP command is received from any of the following: a remote RUN contact, a computer link module or a programming device. - 2) In order to turn the AnSCPU to the RUN state when the AnSCPU is in the STOP state due to a remote STOP command, all the STOP factors have to be changed to RUN. ## 4.2.4 Stopping the sequence program operation while retaining output status (PAUSE function) The pause function stops AnSCPU operations while retaining the status of all outputs (Y). ## (1) Application The PAUSE function is useful for systems that do not allow output to be turned off even while the CPU is in the STOP state, ## (2) Method Either remote PAUSE contacts or peripheral devices can be used. - (a) Using a remote PAUSE contact - The PAUSE state contact (M9041) closes after execution of the END(FEND) instruction of the scan during which the remote PAUSE contact closes and the PAUSE enable flag (M9040) is set. When the END(FEND) instruction of the scan after M9041 is set is executed, the AnS is set to PAUSE and its operation stops. 2) When the remote PAUSE contact is opened or M9040 is switched OFF via an external device (peripheral device, computer etc.), the PAUSE state is canceled and sequence program operations resume from step 0. Fig. 4.8 PAUSE Timing Using a Remote PAUSE Contact ## (b) Peripheral devices 1) The PAUSE state contact (M9041) closes after execution of the END(FEND) instruction of the scan during which the remote PAUSE command from a peripheral device is received. When the END(FEND) instruction of the scan after M9041 has set is executed, the AnS is set to PAUSE and its operation stops. 2) When a remote RUN command from a peripheral device is received, the PAUSE state is canceled, and sequence program operations resume from step 0. Fig. 4.9 PAUSE Timing Chart When Using a Peripheral Device #### 4.2.5 Status latch The status latch function copies all device data to the status latch area when an SLT instruction is executed. After the data has been copied, the data in the status latch area can be monitored by a programming device. Status latch data can be read by using the GPP function in oder to monitor it. Fig. 4.10 Status Latch Operation ## (1) Applications The status latch function can be used to check device data when an error is found during debugging. It is also used to find out the cause of an error during sequence program execution. This is achieved by making a program that will execute the SLT instruction if an error condition arises. ## (2) Processing (a) The following data is stored in the status latch area when an SLT instruction is executed. 1) Device memory X, Y, M, L, S, F, B : ON/OFF data T, C : Contact and coil ON/OFF data and present values D, W, A, Z, V : Stored data 2) File register (R) : Stored data (b) Data is stored in the status latch area when an SLT instruction is executed. With devices which turn ON/OFF or store data using the same condition, the data to be stored in the status latch area differs before and after executing an SLT instruction. ## Example: If a device which is turned ON and OFF by the same condition occurs before and after the SLT instruction in a program, the ON/OFF state display will differ before and after the execution of the SLT instruction. # (3) Precaution (a) Executing an SLT instruction causes the scan time to be increased by the time indicated below. Therefore, take this into consideration when determining the watchdog timer setting and the constant scan time setting for the AnSCPU. | | Device Memory Only | Device Memory and File Register | |---------------------------|--------------------|---------------------------------| | Processing time<br>(msec) | 8.5 | 17 | ## 4.2.6 Sampling trace It is not possible to check the transition of the ON/OFF state of bit devices and the data in word devices using a peripheral device monitor function. The sampling trace function samples data from designated devices at fixed intervals and stores the sample data in the sampling trace area. After the STRA instruction is executed, the data stored in the sampling trace area is sampled the designated number of times and the device data is latched. Data stored in the sampling trace area can be read by using the GPP function to monitor it. Fig. 4.11 Sampling Trace #### (1) Application By using the sampling trace function, the debugging time can be shortened by verifying the data of the designated devices at defined intervals during debugging. #### (2) Devices which can be sampled The devices and the number of points which can be sampled are indicated below. (a) Bit devices (X, Y, M, L, S, F, B, T/C coil, T/C contact) Max. 8 points (b) Word devices (T/C present value, D, W, R, A, Z, V) Max. 3 points #### (3) Number of sampling times The total number of sampling times and number of sampling times after the execution of the STRA instruction need to be specified. (a) Total number of sampling times This number signifies the size of the area where the sampling data is stored. The allowed setting range is 0 to 1024 times in units of 128 times. (b) Number of sampling times after the execution of the STRA instruc- When the number of samplings reaches this number, the CPU terminates sampling and retains the sampled data. The allowed setting range is 0 to 1024 times in units of 128 times. The number of sampling times after the execution ≤ Total number of sampling times ≤ 1024 times Fig. 4.12 Number of Sampling Times # (4) Sampling intervals The sampling interval can be selected as either of the following: after the execution of END instruction or at defined intervals. - (a) After execution of an END instruction Data is sampled each time an END instruction is executed. - (b) At defined intervals Data is sampled at defined intervals, 10 x n msec (n: 0 to 199). In this case, data is sampled even during execution of the sequence program. Fig. 4.13 Sampling Trace Executions #### 4.2.7 Offline switch function While the AnSCPU is running (during the execution of a sequence program), it is not possible to turn sequence program OUT instruction devices ON and OFF using a peripheral device test function. The offline switch function allows these devices to be turned ON and OFF with a peripheral device test function while the AnSCPU is running. It is possible to check operation of OUT instruction devices, which are not turned ON and OFF by the sequence program, and to check the wiring between the output module and an external device with the offline switch function. Fig. 4.14 Offline and Online States (1) Devices which can use the offline switch function The following devices can use the offline switch function: - (a) Outputs (Y) - (b) Internal relays (M) - (c) Latch relays (L) - (d) Step relays (S) - (e) Link relays (B) - (f) Annunciators (F) - (2) Status of devices in the offline state The status of devices in the offline state (offline switch opened) as follows. - (a) The ON/OFF state that existed just before the offline state was established is retained. - (b) When a forced set/reset is executed using a peripheral device in the offline state, the reset/set state after the forced set/reset is retained. # (3) Operating procedures - (a) To set the AnSCPU in the offline state, use a peripheral device to set the offline switch. - (b) To return the AnSCPU from the offline state to the online state, use either of the following two methods: - 1) Reset the offline switch setting using a peripheral device. - 2) Reset the AnSCPU with the RUN/STOP keyswitch. # **POINTS** - (1) Devices set in the offline state cannot be turned ON and OFF using a sequence program. - Devices set in the offline state during testing must be returned to the online state by resetting the off-line switch after completing the test operation. - (2) Devices returned from the offline state to the online state can be turned ON and OFF using a peripheral device. - Before returning such devices to the online state, check the input conditions of OUT instructions. Make sure that no problems will arise when the devices are returned to the online state. ## 4.2.8 Setting priorities for ERROR LED display By changing the setting, the following can be done: (a) The ERROR LED can be made to stay OFF even when an error (see Table 4.7) that normally turns ON the ERROR LED occurs, if indication of the error is not necessary. For example, the ERROR LED can be made to stay OFF when an annunciator (F) is turned ON. However, the setting cannot be changed for errors that stop the sequence program. (b) An LEDR instruction can be used to reset annunciators. By setting the annunciator to the first priority, an LEDR instruction can be used to reset the annunciator even if another error occurs. (Normally, if a higher-priority error occurs, the annunciator cannot be reset.) (1) The default setting of priorities for ERROR LED display is shown in Table 4.7. Table 4.7 Priority for ERROR LED Display | Priority | Error Contents | Error Item<br>Number | ERR LED | |----------|-----------------------------------------------------------------|----------------------|----------| | High | Error which causes the AnSCPU to stop unconditionally. | _ | | | | I/O module verification error<br>Blown fuse error | 1 | Lit | | | Special-module fault<br>Link parameter error<br>Operation error | 2 | · | | | CHK instruction execution | 3 | OFF | | | Annunciator (F) turning ON | 4 | Flashing | | Low | Battery error | 6 | Lit | ## (2) Changing the priorities The ERROR LED display priority in D9038 and D9039 (the LED display priority storage register) is changed by changing the previously set error item number. Fig.4.15 shows the error number storage for each priority and the default values (initially set by the PC CPU). Fig. 4.15 Error Priority in D9038 and D9039 and Error Setting Items #### POINTS (1) The ERROR LED is not lit if an error in Table 4.7 for which error indication priority is not set occurs. If all bits are "0" in D9038 and D9039, for example, the ERROR LED will not be lit when any error among those corresponding to error item numbers 1 to 6 occurs. To make the ERROR LED stay OFF when an annunciator Example: (F) is turned ON, change the error item number area initially set to "4" to "0". b3 to b0 b15 to b12 b11 to b8 b15 to b7 to b4 b3 to b0 b4 0 0 0 6 0 3 2 The error item setting area does not contain "4", so the ERROR LED will remain OFF even when an annunciator is turned ON. (2) In this case, however, M9008 (the CPU error flag) is set and the corresponding error code is stored in D9008 (CPU error register). In order to change the priorities, store the error item number listed in Table 4.7 in each priority area of D9038 and D9039 (the LED display priority storage registers). #### 4.2.9 Clock function The AnSCPU has an internal clock function. Time management is made possible by reading clock data. Clock operations continue by using battery backup in the memory cassette even when the PC power is OFF or there is a momentary power interruption lasting 20 msec or longer. (1) Clock data is the data of the clock inside the AnSCPU. This data is shown below. | Data | Year, Month, Date, Hour, Minutes,<br>Seconds, Day | |---------|---------------------------------------------------| | Year | Last 2 digits | | Month | 1 to 12 | | Data | 1 to 31 (Leap years automatically detected) | | Hour | 0 to 23 (24 hour) | | Minutes | 0 to 59 | | Seconds | 0 to 59 | | Day | 0 to 6 (Sunday to Saturday) | (2) Clock accuracy varies according to ambient temperature as follows: | Ambient<br>Temperature<br>(°C) | Accuracy (Weekly Difference, sec) | |--------------------------------|-----------------------------------| | + 55 | within ± 11 | | + 25 | within ± 15 | | 0 | within ± 1 | - (3) Clock data can be read and written using special relays, special registers or dedicated instructions. - (a) The special relays used for the clock function are as follows: | Device | Name | Description | |--------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M9025 | Request to set clock data | Clock data stored in D9025 to D9028 is<br>written to the clock device after the execution<br>of END in the scan in which M9025 status is<br>changed from OFF to ON. | | M9026 | Clock data error | Turned ON if set clock data is not BCD code. | | M9028 | Request to read clock data | Clock is read to D9025 to D9028 after the execution of END when M9028 is ON. | # (b) Special relays | Device | Contents | Description | |--------|---------------------------------|-----------------------------------------------------------------------------------------------------------| | D9025 | Clock data<br>(Year, month) | b15 b0 Month (01 to 12 in BCD) Year (00 to 99 in BCD) | | D9026 | Clock data<br>(Day, hour) | b15 b0 Hour (00 to 23 in BCD) Day (01 to 31 in BCD) | | D9027 | Clock data<br>(Minute, second) | Second (00 to 59 in BCD) Minute (00 to 59 in BCD) | | D9028 | Clock data<br>(Day of the week) | Day of the week (0 to 6 in BCD) O Day of the Week Sun Mon Tue Wed Thu Fri Sat Store data 0 1 2 3 4 5 6 | - (4) Clock data setting to the clock devices - (a) Store the clock data in D9025 to D9028 in BCD code. - (b) When M9025 is turned ON, clock data stored in D9025 to D9028 is written to the clock device. #### POINT Clock data is not set at factory shipment, clock data must be once set if the clock function is necessary. All clock data must be rewritten to the clock device even when part of the clock data needs to be changed. Normal clock operation cannot be performed if invalid data is written. Example Month: 13 Day: 32 #### (5) Clock data read Clock data can be read to D9025 to D9028 from the clock device by turning on M9028. #### (6) Clock data write program example ## 4.3 Handling Instructions This section gives handling instructions from unpacking to installation of the AnSCPU, I/O module, extension base unit, , etc. - (1) Since the case, terminal block connector, and pin connector of this PC are made of plastic, do not drop them or subject them to mechanical shock. - (2) Do not remove the printed circuit board of any unit from its case. Removal may cause board damage. - (3) When wiring, take care to prevent entry of wire offcuts into the unit. If any conductive debris enters the unit, make sure that it is removed. - (4) Tighten the unit mounting screws and terminal screws as indicated below. | Screw | Tightening Torque<br>Range N•cm [Kg•cm]<br>(Ib•inches) | |-------------------------------------------------------|--------------------------------------------------------| | Module mounting screw (M4 screw) | 78 to 118 [8 to 12] (6.93 to 10.39) | | I/O module terminal block terminal screw (M3.5 screw) | 59 to 88 [6 to 9] (5.2 to 7.79) | ## 4.4 Part Identification and Setting of AnSCPU #### 4.4.1 Part identification | No. | Name | Function | |------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (2) | "RUN" LED | ON: Indicates that a sequence program operation is being executed with the RUN key switch set to the RUN position. (The LED remains lit if an error (Section 10.3), which permits sequence operation to continue, occurs. The RUN LED goes out in the following cases: When the RUN key switch is in the STOP position. When the remote STOP signal is input. When the remote PAUSE signal is input. Flashing: The RUN LED flashes in the following cases: When an error which causes sequence operation to stop is detected by the self-diagnosis function. When the latch clear operation is executed. | | (3) | "ERROR" LED | <ul> <li>ON : Indicates that the self-diagnosis function has detected an error. (When the detected error is set to "not lit" in the ERROR LED indication priority setting.</li> <li>OFF : Indicates that no error has occurred or that a malfunction has been detected by the [CHK] instruction.</li> <li>Flashing : An annunciator (F) is turned ON by the sequence program.</li> </ul> | | (4) | RS-422 connector | <ul> <li>Used to connect a peripheral device to write/read, monitor, or test a program using a peripheral device.</li> <li>Close with the cover when not connected to a peripheral device.</li> </ul> | | (5) | Cover | <ul> <li>Protects AnSCPU printed circuit board, memory cassette, RS-422 connector, battery, etc.</li> <li>Execute the following operations with the cover open.</li> <li>Memory cassette connection/disconnection</li> <li>Setting a dip switch</li> <li>Connection to battery connector</li> <li>For mounting the module to the base unit battery replacement</li> </ul> | | (6) | Module fixing screws | For mounting the module to the base unit | | (7) | Battery | <ul> <li>For retaining data such as programs, device latch ranges, file registers, etc.<br/>(See 7.2 for battery replacement.)</li> </ul> | | (8) | DIP switch | <ul> <li>Used for switching the I/O control method and for setting the memory-protect function.<br/>(See sections 4.4.2 and 4.4.3)</li> </ul> | | (9) | Battery connector | For connection to the battery | | (10) | Memory cassette installing connector | For installing the memory cassette | | (11) | DIP switch for memory protect | Used for the memory-protect function. (See section 4.4.3) | | (12) | Transmission<br>specification<br>setting switches | Used to set the transmission specifications for the computer link. (For details on each of the switches, see Section 4.4.4) | | (13) | Mode setting<br>switch | <ul> <li>Switch used to set the RS-232C interface mode in accordance with the computer link<br/>function used.</li> <li>(For details on each switch setting, see Section 4.4.4)</li> </ul> | | (14) | Computer link<br>LEDs | <ul> <li>Indicate the operating state of the computer link, the data communication in progress<br/>status, the contents of errors, etc.</li> <li>(For details on the significance of each LED, see Section 4.4.4)</li> </ul> | | (15) | RS-232C<br>connector | Used to connect an external device (e.g. computer). (For RS-232C connector specifications, see Section 4.5) | #### 4.4.2 I/O control switch setting The I/O control system uses either the direct mode or the refresh mode. Use the DIP switch (SW2-1) to switch the I/O control mode. On shipment from the factory, the direct mode is set for both inputs and outputs (SW2-1: ON). #### **POINT** Make sure that the power is OFF be to reswitching the I/O control mode. #### 4.4.3 Memory protect switch setting The memory protect switch is designed to protect data in the RAM memory from being overwritten due to incorrect operation or malfunctioning of a peripheral device. It is used to prevent overwriting or deletion of created programs. To modify data in RAM memory, the memory protect switch must be turned OFF. The memory protect switch is set to OFF (SW2-2: OFF) before shipment from the factory. ## (1) When the A1SCPU(S1)/A1SCPUC24-R2 is used The memory protect function of the A1SCPU(S1)/A1SCPUC24-R2 is set ON/OFF by using a DIP switch (SW2-2). The memory protect function protects the first 20 kbytes of the 32 kbyte user memory area. (When the CPU is equipped with a memory cassette or operated using a ROM or EEP-ROM, the memory protect switch setting is invalid.) ## (2) When the A2SCPU(S1) is used The memory protect range can be changed by changing the settings of the memory protect DIP switches. For details, refer to Fig. 4.3. The SW2-2 may be in the ON or OFF position. Fig. 4.3 Memory Protect DIP Switch Settings ## POINTS - (1) Set the memory protect range according to the address (step number) of each memory area (sequence program, comment, sampling trace, status latch, file register). - (2) Do not use the memory protect function when executing a sampling trace or status latch since it will make it impossible to store the data in the memory. ## REMARK When using the A2SMCA-14KE, the memory protect function can be set by setting its memory protect setting pins. See Section 7.1.5 ## 4.4.4 Settings when using the computer link function (A1SCPUC24-R2 only) The switch settings and LED indications when an A1SCPUC24-R2 is used for computer link operation are shown below. For full details on the items to be set and LED indications, refer to the Computer Link Module User's Manual. (1) Setting the transmission specification setting switches | Setting of | Switch | Setting Item | | | Positi | on of S | etting | Switch | l | | Remarks | |-------------|--------|----------------------------|---------|---------|-----------------------------------|----------|--------|---------------------------------|---------|---------------------------------|-----------------------------------------------------| | Switches | | Setting item | ON | | OFF | | | nemarks | | | | | | 1 | Write during RUN | Enabled | | /rite during RUN Enabled Disabled | | | For use with dedicated protocol | | | | | | | Transmission speed (BPS) | 300 | 600 | 1200 | 2400 | 4800 | 9600 | 19200 | Unus-<br>able | | | ON <b>←</b> | 2 | Transmission speed setting | OFF | ON | OFF | ON | OFF | ON | OFF | ON | _ | | - 🗀 | 3 | | OFF | OFF | ON | ON | OFF | OFF | ON | ON | | | 2 3 | 4 | | OFF | OFF | OFF | OFF | ON | ON | ON | ON | | | 4 4 | 5 | Data bit setting | 8 bits | | 7 bits | | | Parity bit not included | | | | | Ø □■ | 6 | Parity check | Enabled | | | Disabled | | | <u></u> | | | | 7 8 9 | 7 | Parity setting | Even | | | | Odd | | | | Valid only when parity check "enabled" is selected. | | | 8 | Stop bit | 2 bits | | 1 bit | | | | | | | | | 9 | Sum check | Enabl | Enabled | | Disabled | | | | For use with dedicated protocol | | #### (2) Setting the mode setting switches | Mode Setting Switch | Mode S | etting (Factory Setting: 0) | Notes | | |---------------------|--------|-----------------------------|--------------------------------------------------------------------------------------------------------------|--| | mode Setting Switch | Mode | Mode Settings | Notes | | | | 0 | Unusable | | | | 000 | 1 | Protocol 1 | | | | A DY CA | 2 | Protocol 2 | This mode is used to enable a dedicated | | | | 3 | Protocol 3 | protocol computer link with all devices connected to the RS-232C interface. | | | | 4 | Protocol 4 | | | | 5 + 52 | 5 | No-protocol | This mode is used to enable a no-protocol computer link with all devices connected to the RS-232C interface. | | | MODE | 6 to E | Unusable | | | | | F | For module test | This mode is used for testing the module. | | #### (3) LED indications for computer link | | LED<br>No. | LED | Meaning of LED Display | LED ON (Lit/Flashing) | LED OFF | Initial<br>Status<br>of LED | |----|------------|-----|---------------------------------------------|-------------------------------------------------------------------|----------------------|-----------------------------| | 0 | 0 | RUN | Normal run | Normal | Error | ON | | 1 | 1 | SD | RS-232C transmitting | Flashes during data transmiss | ion | OFF | | 2 | 2 | RD | RS-232C receiving | Flashes during data reception | | OFF | | з | 3 | CPU | Communications with the PC CPU | Flashes during communication CPU (lit when not communicat | with the PC<br>ing) | ON | | 4 | 4 | NEU | RS-232C neutral | Transmission sequence initial state (waiting for ENQ) | ENQ received | *1 | | 5 | 5 | ACK | RS-232C ACK | After sending ACK | After sending<br>NAK | OFF | | 6 | 6 | NAK | RS-232C NAK | After sending NAK | After sending<br>ACK | OFF | | 7 | 7 | C/N | Result of RS-232C and PC CPU communications | *2 | ormal | OFF | | 8 | 8 | P/S | RS-232C parity/sum check error | Parity/sum check error | Normal | OFF | | 9 | 9 | PRO | RS-232C protocol error | Communications protocol error | Normal | OFF | | 10 | 10 | SIO | RS-232C SIO error | Overrun, framing error, or data discarded because OS area is full | Normal | OFF | <sup>\*1: &</sup>quot;ON" if the mode setting switch is set to a position from 1 to 4. "OFF" if it is at any other position. - (1) When an illegal access is attempted from a computer link module while the PC CPU is in the RUN status (e.g. an attempt to write while a program is being executed). - (2) When PC CPU accessing is not executed normally. #### 4.4.5 Clearing latched data Follow the procedure described below to clear latched data using the RUN/STOP key switch. The latch clear operation also clears unlatched device data. - (1) Turn the RUN/STOP key switch from the "STOP" position to the "L.CLR" position several times to make the "RUN" LED flash quickly (ON for approximately 0.2 seconds and OFF for approximately 0.2 seconds). The quickly flashing "RUN" LED indicates that the preparation for the latch clear operation is completed. - (2) Turn the RUN/STOP key switch from the "STOP" position to the "L.CLR" position again while the "RUN" LED is flashing. The latched data will be cleared, and the "RUN" LED will go OFF. To cancel the latch clear operation, turn the RUN/STOP key switch to the "RUN" position to make the AnSCPU start processing, or to the "RESET" position to reset the AnSCPU. #### REMARK Latched data can be cleared using the GPP function. The A6GPP, for example, performs latch clear using "DEVICE MEMORY ALL CLEAR" of the test functions of the PC mode. Refer to the GPP Operating Manual for details. <sup>\*2:</sup> Lights in the following cases: ## 4.5 RS232C interface (A1SCPUC24-R2 only) ## (1) RS-232C connector specificatins | 6 <b>●</b> 7 <b>●</b> 8 <b>●</b> 9 <b>○</b> | |---------------------------------------------| | 90 | | | | Pin<br>Number | Signal<br>Abbreviation | Signal Name | Signal Direction A1SCPUC24-R2⇔External Device | |---------------|------------------------|---------------------------|-----------------------------------------------| | 1 | CD | Receive carrier detection | • | | 2 | RD(RXD) | Receive data | • | | 3 | SD(TXD) | Send data | | | 4 | DTR(ER) | Data terminal ready | | | 5 | SG | Signal ground | | | 6 | DSR(DR) | Data set ready | • | | 7 | RS(RTS) | Request to send | | | 8 | CS(CTS) | Clear to send | | ## (2) RS-232C cable For the RS-232C cable, use a cable that conforms to the RS-232C standard and is no longer than 15 m. (Recommended cable) 7/0. 127[]P HRV-SV......(RS-232C cable made by Oki Densen) Specify the number of wire pairs. For example, if the number of pairs is thirteen: 7/0. 127 13P HRV-SV #### (3) Connecting the RS-232C connectors The standard method for connecting the RS-232C connectors is shown below. For details on the connection method, refer to the Computer Link Module User's Manual (Com. link func./Print func.). (a) Example connection to an external device in which the CD signal (pin No.8) can be switched ON and OFF. | A1SCPU | C24-R2 | Cable | External Device | | |--------------|------------|-----------------------------------|-----------------|--| | Signal Names | Pin Number | Connections and Signal Directions | Signal Names | | | CD | 1 | | CD | | | RD(RXD) | 2 | | RD(RXD) | | | SD(TXD) | 3 | | SD(TXD) | | | DTR(ER) | 4 | $\mathbb{R} \setminus \mathbb{A}$ | DTR(ER) | | | SG | 5 | | SG | | | DSR(DR) | 6 | | DSR(DR) | | | RS(RTS) | 7 | $\mathbb{H} \setminus \mathbb{H}$ | RS(RTS) | | | CS(CTS) | 8 | | CS(CTS) | | (b) Example connection to an external device in which the CD signal (pin No.8) cannot be switched ON and OFF. In the case of a connection to a device in which the device's CD signal cannot be switched ON and OFF, set non-execution of the buffer memory address 10BH RS232C CD terminal check. 1) Example connection to an external device in which DC code control or DTR/DSR code control is executed. | A1SCPU | C24-R2 | Cable | External Device | |--------------|------------|-----------------------------------|-----------------| | Signal Names | Pin Number | Connections and Signal Directions | Signal Names | | CD | 1 | | CD | | RD(RXD) | 2 | | RD(RXD) | | SD(TXD) | 3 | | SD(TXD) | | DTR(ER) | 4 | | DTR(ER) | | SG | 5 | $\overline{}$ | SG | | DSR(DR) | 6 | | DSR(DR) | | RS(RTS) | 7 | ]-, | RS(RTS) | | CS(CTS) | 8 | | CS(CTS) | 2) Example connection to an external device in which DC code control is executed. | A1SCPU | A1SCPUC24-R2 | | External Device | |--------------|--------------|-----------------------------------|-----------------| | Signal Names | Pin Number | Connections and Signal Directions | Signal Names | | CD | 1 | | CD | | RD(RXD) | 2 | | RD(RXD) | | SD(TXD) | 3 | | SD(TXD) | | DTR(ER) | 4 | | DTR(ER) | | SG | 5 | | SG | | DSR(DR) | 6 | <del>┣</del> ┙ ┕┪ | DSR(DR) | | RS(RTS) | 7 | ]-, | RS(RTS) | | CS(CTS) | 8 | | CS(CTS) | ## 4.6 Self-Loopback Test (A1SCPUC24-R2 only) The self-loopback test checks whether or not the isolated A1SCPUC24-R2 (not connected to any external devices) will operate correctly. For details on the self-loopback test, refer to the Computer Link Module User's Manual (Com. link func./Printer func.). ## Connect the cables Connect cables to the RS-232C connectors. | | Pin<br>Number | Signal<br>Abbreviation | Signal Name | Cable Connections | |----|---------------|------------------------|---------------------------|-------------------| | | 1 | CD | Receive carrier detection | | | | 2 | RD(RXD) | Receive data | · · | | ]] | 3 | SD(TXD) | Send data | | | IJ | 4 | DTR(ER) | Data terminal ready | | | | 5 | SG | Signal ground | | | - | 6 | DSR(DR) | Data set ready | | | | 7 | RS(RTS) | Request to send | | | | 8 | CS(CTS) | Clear to send | | ## Set the mode setting switch • Set the mode setting switch to "F". #### Execute the self-loopback test • Turn the PC CPU power supply ON or reset the PC CPU. #### Check the LED display status | Check Item | Display When Normal | | Display in Error Status | | | |------------------------------|---------------------|---------|-------------------------|----|--| | PC CPU communications | C/N | OFF | C/N | ON | | | check | CPU | Flicker | (LEDNo.7) | ON | | | D0 0000 | SIO | OFF | 010 | | | | RS-232C communications check | SD | Flicker | SIO<br>(LEDNo.10) | ON | | | | RD | Filokei | (, | | | #### Completed • Turn the power supply OFF. ## 5. POWER SUPPLY MODULE ## 5.1 Specifications Table 5.1 shows the specifications of the power supply modules. **Table 5.1 Power Supply Module Specifications** | | <u> </u> | | Specifications | | | |------------------------------------|-------------------------------|--------------------------------------------------------------------------|-------------------|-----------------------|--| | lter | m<br>· | A1S61P | A1S62P | A1S63P | | | Base loading pos | Base loading position | | dule loading slot | | | | Input voltage | | 100 to 120 VAC±<br>(85 to 132 VAC) | 10%<br>15% | DC24V +30%<br>-35% | | | input voitage | | 200 to 240 VAC<br>(170 to 264 VAC) | 0%<br>5% | (15.6 to<br>31.2 VDC) | | | Input frequency | | 50/60 Hz ±3 Hz | | | | | Max. input appare | ent power | 105 VA | | 41W | | | Inrush current | | 20A within 8 msec | 3 | 81A<br>within 1 msec | | | Rated output | 5 VDC | 5 A | 3 A | 5A | | | current | 24 VDC±10% | | 0.6 A | | | | *1 Overcurrent | 5 VDC | 5.5 A or higher | 3.3 A or higher | 5.5 A or higher | | | protection | 24 VDC | | 0.66 A or higher | | | | *2 Overvoltage | 5 VDC | 5.5 to 6.5 V | 5.5 to 6.5 V | 5.5 to 6.5 V | | | protection | 24 VDC | | _ | | | | Efficiency | | 65% or higher | | | | | Power indicator | | Power LED display | | | | | Terminal screw si | ze | M3.5 x 7 | | | | | Applicable wire si | ze | 0.3 to 2 mm <sup>2</sup> | | | | | Applicable solderless terminals | | 1.25-3.5, V1.25-YS3A, 2-3.5, 2-YS3A<br>V1.25-M3, V2-YS3A, V2-S3, V2-YS3A | | | | | Applicable tightening torque | | 83 to 113N (8.5 to 11.5 kg-cm) | | | | | External dimensio | External dimensions mm (inch) | | 2 x 2.17 x 3.70) | | | | Weight kg (lb) | | 0.53 (1.17) | 0.55 (1.21) | 0.5 (1.1) | | | *3 Allowable mon interruption time | nentary power | within 20 msec | | within 1 msec | | #### **POINTS** ## \*1 : Overcurrent protection The overcurrent protection device shuts off the 5V, 24 VDC circuit and stops the system if the current flowing in the circuit exceeds the specified value. When this device is activated, the power supply module LED is switched OFF or dimly lit. If this happens, eliminate the cause of the overcurrent and start up the system again. #### \*2 : Overvoltage protection The overvoltage protection device shuts off the 5 VDC circuit and stops the system if a voltage of 5.5 to 6.5 V is applied to the circuit. When this device is activated, the power supply module LED is switched OFF. If this happens, switch the input power OFF, then ON to restart the system. The power supply module must be changed if the system is not booted and the LED remains OFF. ## \*3 : Allowable momentary power interruption time This value indicates the momentary power interruption time allowed for the PC CPU and varies according to the power supply module used with the PC CPU module. The allowable momentary power interruption time for a system in which an A1S63P is used is defined as starting when the primary power supply of the 24 VDC stabilized power supply of the A1S63P is turned OFF and lasting until the 24 VDC becomes less than the specified voltage (15.6 VDC). #### 5.5.1 Selection of the power supply module Select the power supply module according to the total current consumption of I/O modules, special function modules and peripheral devices supplied by the power supply module. When an A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B or A58B is used, the power is supplied from the power supply module of the main base unit. This point should also be taken into consideration. Refer to Section 2.3 for details of the 5 VDC current consumptions of I/O modules, special function modules, and peripheral devices. (1) Power supply module when an extension base A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B or A58B is used When an extension base A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B or A58B is used, the 5 VDC is supplied from the power supply module of the main base unit through the extension cable. Note the following points regarding the use of an extension base from among A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B and A58B: (a) Select a power supply module for the main base unit whose 5 VDC capacity can cover the 5 VDC current consumption of the A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B or A58B. #### [Example] When the 5 VDC current consumption by the main base unit is 3 A and that by the A1S55B(S1) is 1 A, the power supply module installed at the main base unit must be A61P (5 VDC, 5 A). (b) Since the power is supplied to the A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B or A58B through the extension cable, some voltage drop occurs in the cable. It is necessary to select a power supply module and length of cable which can provide 4.75 VDC or more at the receiving end. For details of voltage drop and other information, refer to Section 6.1.3 "Application standards for extension base units". ## 5.2 Names of parts and settings The following gives the names and description of the parts of the power supply modules: | [5] | LG terminal | Grounding for the power supply filter. The potential of this terminal is 1/2 of the input voltage. | |------|------------------------------|----------------------------------------------------------------------------------------------------| | [6] | Power supply input terminals | Used to connect a 100 VAC or 200 VAC power supply. | | [7] | Power supply input terminals | Used to connect a 24 VDC power supply. | | [8] | Terminal screw | M3.5 x 7 | | [9] | Terminal cover | The protective cover of the terminal block. | | [10] | Module fixing screw | Used to fix the module to the base unit. | ## POINT If the setting differs from the supply line voltage, the following results will occur. Do not make the wrong setting. | | Supply L | ine Voltage | |----------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------| | | 100 VAC | 200 VAC | | Setting to 100 VAC<br>(Short the input voltage<br>select terminals.) | | The power supply module is damaged. (The CPU is not damaged.) | | Setting to 200 VAC<br>(Open the input voltage<br>select terminals.) | No error occurs in the module. However, the CPU does not operate. | _ | #### 6. BASE UNIT AND EXTENSION CABLE ## 6.1 Specifications This section describes the specifications for the base units (main base units, extension base units) that can be used in the system, and the application standards for extension base units. #### 6.1.1 Specifications of base units ## (1) Specifications of main base units **Table 6.1 Main Base Unit Specifications** | item Model | A1S32B | A1S33B | A1S35B | A1S38B | | | |----------------------------|----------------------------------------|---------------------------------------|-----------------|-----------------|--|--| | Number of I/O modules | 2 can be loaded | 3 can be loaded | 5 can be loaded | 8 can be loaded | | | | Extension connection | Enabled | nabled | | | | | | Installation hole size | φ6-mm (0.24 inch) slo | φ6-mm (0.24 inch) slot (for M5 screw) | | | | | | External dimensions mm(in) | 220 x 130 x 28<br>(8.66 x 5.12 x 1.10) | | | | | | | Weight kg(lb) | 0.52 (1.14) | 0.65 (1.43) | 0.75 (1.65) | 0.97 (2.13) | | | | Accessory | Four mounting screws (M5 x 25) | | | | | | ## (2) Specifications of extension base units **Table 6.2 Extension Base Unit Specifications** | item Model | A1S65B(S1) | A1S68B(S1) | A1S52B(S1) | A1S55B(S1) | A1S58B(S1) | | |-------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|--| | Number of I/O modules | 5 can be loaded | 8 can be loaded | 2 can be loaded | 5 can be loaded | 8 can be loaded | | | Power supply module loading | Required | | Not required | | | | | Installation hole size | φ6-mm (0.24 inch | 6-mm (0.24 inch) slot (for M5 screw) | | | | | | Terminal screw size | <u> </u> | | M4 x 6 (FG terminal) | | | | | Applicable wire size | | | 0.75 to 2 mm <sup>2</sup> | | | | | Applicable solderless terminal size | | | (V)1.25-4, (V)1.25-YS4, (V)2-YS4A (Applicable tightening torque: 12 kg/cm [118N-cm](67.1 lb/inch) | | | | | External dimensions mm(inch) | 315 x 130 x 28<br>(12.40 X 5.12 X<br>1.10) 420 x 130 x 28<br>(16.54 X 5.12 X<br>1.10) | | 135 x 130 x 28<br>(5.31 X 5.12 X<br>1.10) | 260 x 130 x 28<br>(10.24 X 5.12 X<br>1.10) | 365 x 130 x 28<br>(14.37 X 5.12 X<br>1.10) | | | Weight kg(lb) | 0.71 (1.56) | (1.56) 0.95 (2.09) | | 0.61 (1.34) | 0.87 (1.91) | | | Accessory | Four mounting sc | rews (M5 x 25) | | f cover (for I/O mod<br>g screws (M5 x 25) | dule) | | $<sup>^{*}1</sup>$ : For the installation of the dustproof cover, see Section 8.6. #### **POINT** When using one of the base units A1S52B(S1), A1S55B(S1) or A1S58B(S1), which do not require a supply module, refer to Section 5.1.1 "Selection of the power supply module" and Section 6.1.3. #### 6.1.2 Specifications of extension cables Table 6.3 shows the specifications of the extension cables which can be used for the AnSCPU system. Table 6.3 Extension Cable Specifications | Model<br>Item | A1SC01B | A1SC03B | A1SC07B | A1SC12B | A1SC30B | A1SC60B | A1SC05NB | A1SC07NB | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|----------------|---------------|----------------|---------------|----------------| | Cable<br>length<br>m(ft) | 0.055 (0.18) | 0.33 (1.08) | 0.7 (2.3) | 1.2 (3.94) | 3.0 (9.84) | 6.0 (19.68) | 0.45 (1.48) | 0.7 (2.3) | | Resistance<br>of 5 VDC<br>supply line<br>(Ω at 55 °C) | 0.02 | 0.021 | 0.036 | 0.055 | 0.121 | 0.182 | 0.037 | 0.045 | | Application | Connection between main base unit and A1S5[]B(S1)/A1S6[]B(S1) Connection between main base unit and A5[]B(S1)/A1S6[]B(S1) A5[]B/A6[]B | | | | | unit and | | | | Weight kg<br>(lb) | 0.025<br>(0.055) | 0.01<br>(0.022) | 0.14<br>(0.31) | 0.20<br>(0.44) | 0.4<br>(0.88) | 0.65<br>(1.43) | 0.2<br>(0.44) | 0.22<br>(0.48) | # 6.1.3 Application standards for extension base units (A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B, A58B) When an extension base unit of one of the models A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B, or A58B is used, make sure a voltage of 4.75 V or higher is supplied to the receiving end (at the module installed in the last slot of the extension base unit). With the A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B, and A58B extension base units, 5 VDC is supplied from the power supply module of the main base unit via an extension cable. Therefore, some voltage drop occurs in the extension cable and the specified voltage may not be supplied to the receiving end, resulting in incorrect operation. If the voltage at the receiving end is less than 4.75 V, use an extension base unit of one of the models A1S65B(S1), A1S68B(S1), A62B, A65B, or A68B, equipped with a power supply unit. #### (1) Selection conditions The voltage received by the module installed in the last slot of an A1S52B(S1), A1S55B(S1), A1S58B(S1), A52B, A55B, or A58B extension base unit must be 4.75 V or higher. Since the output voltage of the power supply module is set at 5.1 V or higher, the voltage drop must be 0.35 V or less. ## (2) Factors of voltage drop Voltage drop may involve the following factors (a), (b), and (c) depending on the connecting method and type of extension base units. - (a) Voltage drop of a main base unit - (b) Voltage drop of an extension base unit - (c) Voltage drop in an extension cable #### (3) Calculation of the receiving-end voltage VCPU, Vo to V7: Voltage drop of each slot of a main base unit ICPU, I<sub>0</sub> to I<sub>7</sub> : Current consumption of each slot of a main base unit V<sub>8</sub> to V<sub>15</sub> : Voltage drop of each slot of an extension base unit ls to l<sub>15</sub> : Current consumption of each slot of an extension base unit (a) Calculation of voltage drop of a main base unit (A1S32B, A1S33B, A1S35B, A1S38B) Each slot of a main base unit has a resistance of 0.007 $\Omega$ . Calculate the voltage drop of each slot, to obtain the total voltage drop of a main base unit. 1) Voltage drop of a CPU module: VCPU $$V_{CPU} = 0.007 \times (0.4 + l_0 + l_1 + l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 2) Voltage drop of slot 0: Vo $$V_0 = 0.007 \times (l_0 + l_1 + l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 3) Voltage drop of slot 1: V<sub>1</sub> $$V_1 = 0.007 \times (l_1 + l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 4) Voltage drop of slot 2: V<sub>2</sub> $$V_2 = 0.007 \times (l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 5) Voltage drop of slot 3: V<sub>3</sub> $$V_3 = 0.007 \times (l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 6) Voltage drop of slot 4: V<sub>4</sub> $$V_4 = 0.007 \times (l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 7) Voltage drop of slot 5: V<sub>5</sub> $$V_5 = 0.007 \times (15 + 16 + 17 + 18 + 19 + 110 + 111 + 112 + 113 + 114 + 115)$$ 8) Voltage drop of slot 6: V<sub>6</sub> $$V_6 = 0.007 \times (l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 9) Voltage drop of slot 7: V7 $$V_7 = 0.007 \times (I_7 + I_8 + I_9 + I_{10} + I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 10)Total voltage drop of a main base unit: VK $$V_K = V_{CPU} + V_0 + V_1 + V_2 + V_3 + V_4 + V_5 + V_6 + V_7$$ (b) Calculation of voltage drop of an extension base unit (A1S52B(S1), A1S55B(S1), A1S58B(S1)) Each slot of an extension base unit has a resistance of 0.006 $\Omega$ . Calculate the voltage drop of each slot, to obtain the total voltage drop of an extension base unit. 1) Voltage drop of slot 8: V8 $$V_8 = 0.006 \times (l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 2) Voltage drop of slot 9: V9 $$V_9 = 0.006 \times (l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 3) Voltage drop of slot 10: V<sub>10</sub> $$V_{10} = 0.006 \times (I_{10} + I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 4) Voltage drop of slot 11: V<sub>11</sub> $$V_{11} = 0.006 \times (I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 5) Voltage drop of slot 12: V<sub>12</sub> $$V_{12} = 0.006 \times (l_{12} + l_{13} + l_{14} + l_{15})$$ 6) Voltage drop of slot 13: V<sub>13</sub> $$V_{13} = 0.006 \times (l_{13} + l_{14} + l_{15})$$ 7) Voltage drop of slot 14: V<sub>14</sub> $$V_{14} = 0.006 \times (I_{14} + I_{15})$$ 8) Voltage drop of slot 15: V<sub>15</sub> $$V_{15} = 0.006 \times I_{15}$$ 9) Total voltage drop of an extension base unit: Vz $$Vz = V8 + V9 + V_{10} + V_{11} + V_{12} + V_{13} + V_{14} + V_{15}$$ - (c) Calculation of voltage drop in extension cables - [1] Total current consumption of an extension base unit: Iz $$IZ = I8 + I9 + I10 + I11 + I12 + I13 + I14 + I15$$ [2] Voltage drop in an extension cable: Vc $V_C$ = (Resistance of an extension cable) x $I_Z$ Resistance of extension cables A1SC01B ..... $0.02 \Omega$ A1SC30B ..... $0.121 \Omega$ A1SC03B ..... $0.021 \Omega$ A1SC60B ..... $0.182 \Omega$ A1SC07B ..... $0.036 \Omega$ A1SC05NB .... $0.037 \Omega$ A1SC12B ..... $0.055~\Omega$ A1SC07NB .... $0.045~\Omega$ (d) Voltage at the receiving end $$(5.1 \text{ (V)} - \text{VK} - \text{VZ} - \text{VC}) \ge 4.75 \text{ (V)}$$ #### (4) Examples (a) Calculation of voltage drop of the main base unit $$VK = 0.007 \times \{0.4 + 0.05 \times (8 + 7 + 6 + 5 + 4 + 3 + 2 + 1) + (0.27 \times 8) \times 8\} = 0.13636$$ (b) Calculation of voltage drop of the extension base unit $$VZ = 0.006 \times 0.27 \times (8 + 7 + 6 + 5 + 4 + 3 + 2 + 1) = 0.05832$$ (c) Calculation of voltage drop in the extension cable $$VC = 0.036 \times (0.27 \times 8) = 0.07776$$ (d) Voltage at the receiving end $$5.1 - 0.13636 - 0.05832 - 0.07776 = 4.82756(V)$$ Since the voltage at the receiving end is more than 4.75V, the system can be put into operation. (5) Minimizing the voltage drop Try the following measures to minimize the voltage drop: (a) Change the positions of modules. Install the modules of the main base unit from slot 0 in descending order of current consumption. Install modules with small current consumption in the extension base units. (b) Connect the base units in series. By connecting the base units in series (connecting an extension cable to the left side of a main base unit, see Section 8.4.2), the voltage drop of the main base unit can be minimized. But when a long extension cable is used for this connection, the extension cable may cause a larger voltage drop than that of the main base unit. In such a case, calculate the voltage drop as described in (3). (c) Use a short extension cable. The shorter the extension cable, the lower its and the smaller its voltage drop. Use extension cables that are as short as possible. #### 6.2 Nomenclature and settings #### (1) Main base unit (A1S32B, A1S35B, A1S38B) (2) Main base units (A1S52B(S1), A1S55B(S1), A1S58B(S1), A1S65B(S1), A1S68B(S1)) #### 6.3 Installing on a DIN rail Both main base units and extension base units are equipped with hooks for mounting on a DIN rail. The method for mounting them on a DIN rail is explained below: (1) Applicable DIN rails (JIS-C2B12) TH35-7.5 Fe TH35-7.5 AI TH35-15 Fe ## (2) Mounting screw interval When a TH35-7.5 Fe or TH35-7.5 Al rail is mounted, fix it with screws spaced no more than 200 mm apart. #### (3) Mounting/removing on/from a DIN rail ## (a) Mounting procedure Mount a base unit on a DIN rail as follows: - 1) Engage the hook of the base unit with the rail from above the rail. - 2) Push the base unit onto the rail and fix it in position. #### (b) Removing procedure Remove a base unit from the DIN rail as follows: - 1) Pull down the bottom hook of the base unit using a flat blade screwdriver. - 2) Pull the base unit away from the rail while pulling down the bottom hook. #### 7. MEMORY ICS AND BATTERY ## 7.1 Memory ICs This section describes the specifications, handling instructions and installation of the memory ICs used in the AnSCPU. #### 7.1.1 Specifications Table 7.1 shows the specifications of the ROMs. **Table 7.1 Memory Specifications** | Model | A1SCPU(S1), A1SCPUC24-R2 | | | A2SCPU(S1) | | |---------------------------|-----------------------------------------------------------------------------------------------|-------------|------------|-------------|-------------| | Item | A1SMCA-2KE | A1SMCA-8KE | A1SMCA-8KP | A2SMCA-14KE | A2SMCA-14KP | | Memory specifications | EEP-ROM | | EP-ROM | EEP-ROM | EP-ROM | | Memory capacity (bytes) | 8k bytes 32k bytes 32k bytes (max. 2k steps) (max. 8k steps) (max. 8k steps) (max. 14k steps) | | | | | | Outside dimension mm (in) | 15 x 68.6 x 42 (0.59 x 2.7 x 1.65) | | | | | | Weight (kg) (lb) | 0.03 (0.06) | 0.03 (0.06) | | | | #### 7.1.2 Handling instructions - (1) Handle memory cassettes and pin connectors with care since their plastic body cannot resist strong impacts. - (2) Do not remove the printed circuit board from its enclosure. - (3) Take care not to let chips of wires and other foreign material enter the memory cassette. - (4) When installing a memory cassette in an AnSCPU module, push it in so that the connectors engage securely. - (5) Never place a memory cassette on metal, which may allow current flow, or on an object which is charged with static electricity, such as wood, plastic, vinyl, fiber, cable or paper. - (6) Do not touch or bend the leads of memory chips. - (7) Do not touch the connectors of a memory cassette. This could cause insecure contact. ## **IMPORTANT** - (1) Always turn OFF the power to an AnSCPU module when installing or removing a memory cassette. If a memory cassette is installed or removed with the power to the CPU ON, the data contents of the memory may be destroyed while the AnSCPU power is live. - (2) If the power is turned ON when the memory cassete is installed, the program in the built-in RAM memory of the AnSCPU is overwritten by that of the memory cassette. If the program in the RAM memory needs to be saved, install the memory cassette after making a backup of the program by using a programming device. #### 7.1.3 Installing and removing a memory cassette The procedure used to install the memory cassette is the same for all AnSCPU modules. In the description of the installation and removal procedure given below, the A1SCPU is used as an example. ## (1) Installing a memory cassette - (a) Hold the memory cassette vertically so that its model name is right side up and its connector faces the A1SCPU module. Insert the memory cassette all the way in the A1SCPU module so that the hooks of the memory cassette are completely engaged (they will click). - (b) Make sure the hooks are completely engaged. (If the memory cassette is not inserted all the way, the front lid of the AnSCPU cannot be closed.) ## (2) Removing a memory cassette (a) Pull out the memory cassette while pushing the hook releasing lugs that are provided at the top and the bottom of the memory cassette. #### 7.1.4 Writing a sequence program to a memory cassette A sequence program can be written to, or erased from, an A1SMCA-8KP or A2SMCA-14KP using a ROM writer/eraser. If a memory cassette is installed in the ROM socket of an A6GPP or A6WU, use either of the following memory write adapters. | CPU Model | Memory Cassette Model | Memory Write Adapter | |----------------------|-----------------------|----------------------| | A1SCPU, A1SCPUC24-R2 | A1SMCA-8KP | A6WA-28P | | A2SCPU | A2SMCA-14KP | A2SWA-28P | #### **POINT** The A2SWA-28P cannot be used with the A1SMCA-8KP, and the A6WA-28P is incompatible with the A2SMCA-14KP. Use a memory write adapter as follows: (1) A sequence program must be written separately to the even- and odd-numbered addresses of the A2SMCA-14KP by setting the ODD/EVEN address setting select pins of the A2SWA-28P. Set the address type using the ODD (odd)/EVEN (even) address setting select pins of the A2SWA-28P. - (2) Mount a memory cassette to the memory write adapter. Couple the connectors correctly. - (3) Mount the memory write adapter coupled with the memory cassette to the ROM socket of an A6GPP or A6WU in the correct orientation. The pin on the cut corner side of the memory write adapter is pin No.1. ## 7.1.5 A2SMCA-14KE Memory Protect Setting When an A2SMCA-14KE is mounted to an A2SCPU(S1), the memory protect function can be set on the A2SMCA-14KE to protect data in the EEP-ROM memory from being overwritten due to incorrect operation of a peripheral device. By setting the memory protect setting pins to ON, the 64k byte user memory area can be batch-protected. To modify data in the ROM memory, turn OFF the memory protect function. The memory protect setting pins are set to OFF before shipment from the factory. For memory area assignment, refer to Section 4.1.7. #### 7.2 Battery This section describes the specifications, handling instructions, and installation procedure for the battery. ## 7.2.1 Specifications Table 7.2 shows specifications of the battery used to retain data stored in memory when a power interruption occurs. **Table 7.2 Battery Specifications** | Item Model | A6BAT | |----------------------------|-----------------------------------------------------------------------| | Classiffication | Thionyl chloride lithium battery | | Normal voltage | 3.6 VDC | | Guaranteed life | 5 years | | Application | For IC-RAM memory backup and power interruption compensation function | | External dimensions mm(in) | φ16(0.63)×30(1.18) | #### 7.2.2 Handling instructions - (1) Do not short circuit. - (2) Do not disassemble. - (3) Do not expose to naked flame. - (4) Do not heat. - (5) Do not solder the battery terminals. #### 7.2.3 Installation The battery lead connector is disconnected from the battery connector on the AnSCPU board to prevent discharge during transportation and storage. Before starting the AnSCPU, plug the battery connector into the battery connector on the AnSCPU board. - To use a sequence program stored in the user program area in the AnSCPU if a power interruption occurs. - To retain the data if a power interruption occurs. #### 8. LOADING AND INSTALLATION This section describes the procedure for loading and installation and gives relevant precautions to ensure that the system performs with high reliability and that its functions are used to best effect. #### 8.1 Safety Consideration When the power to the system is turned ON or OFF, the process output may not perform normally at times due to the difference between the delay time and the rise time of the power supply of the PC CPU main module and the external power supply (especially DC). Also, if there is an error in the external power supply, the output process may malfunction. For example, if the power supply to the PC is switched on after switching on the external power supply for the sequence program operation at a DC output module, the DC output module may temporarily output erroneous signals when the power to the PC is switched on. A circuit that allows the power to the PC to be switched on first must therefore be provided. In addition, if there is an abnormality in the external power supply or trouble in the PC, this could cause malfunctions. To (a) prevent erroneous operation of the entire system, and (b) ensure safety, prepare circuits (such as an emergency stop circuit, protection circuit, and interlock circuit) that prevent machine damage and/or accidents due to erroneous operation of peripheral devices. An example system design circuit based on this concept is shown on the following page. #### **POINT** Some types of A1S series output module detect a blown fuse error as soon as the external power supply is turned OFF. In the example circuit illustrated on the next page, since the start-up of the AnSCPU takes place earlier than the rise of the external power supply to the output module, a blown fuse error is detected. To solve this problem, the system is designed to keep the M9084 ON until the external power supply rises so as not to check for blown fuses. (When M9084 is ON, the I/O module comparison and battery checks are not performed.) #### (1) System design circuit example The power-ON procedure is as follows: #### For AC - 1) Set the CPU to RUN. - 2) Switch ON the power. - 3) Turn ON the start switch. - 4) When the magnetic contactor (MC) comes in, the output equipment is powered and may be driven by the program. #### For AC/DC - 1) Set the CPU to RUN. - 2) Switch ON the power. - 3) Turn ON the start switch. - 4) When DC power is established, RA2 comes ON. - Timer (TM) times out after the DC power reaches 100%. (The TM set value should be the period of time from when RA2 comes ON to the establishment of 100% DC voltage. Set this value to approximately 0.5 seconds.) 6) When the magnetic contactor (MC) comes in, the output equipment is powered and may be driven by the program. (If a voltage relay is used at RA2, no timer (TM) is required in the program.) #### (2) Fail-safe measures against PC failures Problems with the CPU or memory can be detected by the self diagnosis function. However, problems with the I/O control area may not be detected by the CPU. If such a problem arises, all I/O points turn ON or OFF depending on the nature of the problem, and it may not be possible to maintain normal operating conditions and operating safety. Although Mitsubishi PCs are manufactured under strict quality control, they may fail or operate abnormally due to unspecifiable reasons. To prevent the abnormal operation of the whole system, machine breakdown, and accidents, build a fail-safe circuit outside the PC. The following is an example of a fail-safe circuit. - \*1: Y00 repeats turning ON and then OFF at 0.5 second intervals. Use a no-contact output module (transistor in the example shown above). - \*2: If an OFF delay timer (especially a miniature timer) is not available, use ON delay timers to make a fail-safe circuit as shown on the next page. # A fail-safe circuit built with ON delay timers \*1: Use a solid-state relay for the M1 relay. #### 8.2 Installation Environment Never install the AnSCPU system in the following environments: - (1) Locations where the ambient temperature is outside the range of 0 to 55°C. - (2) Locations where the ambient humidity is outside the range of 10 to 90% RH. - (3) Locations where dew condensation takes place due to sudden temperature changes. - (4) Locations where there are corrosive and/or combustible gasses. - (5) Locations where there is a high level of conductive powder (such as dust and iron filings, oil mist, salt, and organic solvents). - (6) Locations exposed to the direct rays of the sun. - (7) Locations where strong power and magnetic fields are generated. - (8) Locations where vibration and shock are directly transmitted to the main module. #### 8.3 Calculation of Heat Generated by the Programmable Controller System The operating ambient temperature of the PC must be kept below 55°C. In order to plan a heat dissipating design for the panel that houses the equipment, the average power consumption (heat generation) of the devices and equipment housed in the panel must be known. Therefore, the method for determining the average power consumption of an AnSCPU system is described here. Calculate the temperature rise inside the panel from the power consumption. ### Average power consumption Power is consumed by the following PC areas: (1) Power consumption of a power supply module Approximately 70% of the power supply module current is converted into power and 30% of that 70% is dissipated as heat, i.e., 3/7 of the output power is actually used. $$Wpw = \frac{3}{7} \{(15v \times 5) + (124v \times 24)\} (W)$$ where, I<sub>5V</sub> = VDC logic circuit current consumption of each module. I<sub>24V</sub> = current consumption of the output modules (with an average number of points switched ON) ...(Not for 24 VDC input power supply modules) (2) Total 5 VDC power consumption 5 VDC is supplied to each module via the base plate, which powers the logic circuitry. $$W_{5V} = I_{5V} \times 5(W)$$ (3) Total 24 VDC output module power consumption (with an average number of points switched ON) 24 VDC is supplied to drive output devices. $$W_{24V} = I_{24V} \times 24 (W)$$ (4) Power consumption of output circuits (with an average number of points switched ON) Wout = lout x Vdrop x average number of outputs on at one time (W) where, IOUT =output current (actual operating current) (A) Vdrop =voltage dropped across each output load (V) (5) Power consumption of input circuits (with an average number of points switched ON) WIN = IIN x E x average number of inputs on at one time (W) Where, lin = input current (effective value for AC) (A) E = input voltage (actual operating voltage) (V) (6) Power consumption of the special function module power supply is expressed as: $$Ws = 15V \times 5 + 124V \times 24 + 1100V \times 100 (W)$$ The sum of the above values is the power consumption of the entire PC system. $$W = WPW + W5V + W24V + WOUT + WIN + Ws (W)$$ Further calculations are necessary to work out the power dissipated by the other equipment in the panel. Generally, the temperature rise in the panel is expressed as: $$T = \frac{W}{UA} (^{\circ}C)$$ where, W = power consumption of the entire PC system (obtained as shown above) A = panel inside surface area (m<sup>2</sup>) U = 6 (if the panel temperature is controlled by a fan, etc.) 4 (if panel air is not circulated) ### **POINT** If the temperature rise inside the panel exceeds the stipulated range, you are recommended to install a heat exchanger in the panel to lower the temperature. If an ordinary ventilation fan is used, dust will be sucked in along with the air from outside the panel and this may affect the performance of the PC. #### 8.4 Module Mounting This section gives the mounting instructions for the main base unit and extension base units. ### 8.4.1 Mounting instructions The instructions for mounting the PC to a panel, etc. are presented below: (1) To improve ventilation and facilitate the replacement of the module, provide 30 mm (1.18 in.) or more of clearance around the PC. However, when an extension base unit of one of models A52B, A55B, A58B, A62B, A65B, and A68B is used, allow a clearance of 80 mm (3.15 in.) or more between the top face of the module and the surface of a structure or component. - (2) Do not mount the base unit vertically or horizontally since this will obstruct ventilation. - (3) Ensure that the base unit mounting surface is uniform to prevent strain. If excessive force is applied to the printed circuit boards, this will result in incorrect operation. Therefore, mount the base unit on a flat surface. - (4) Avoid mounting the base unit close to vibration sources, such as large magnetic contactors and no-fuse breakers, install the base unit in another panel or distance the base unit from the vibration source. - (5) Provide a wiring duct as necessary. However, if the dimensions from the top and bottom of the PC are less than those shown in Fig. 8.1, note the following points: (a) When the duct is located above the PC, the height of the duct should be 50 mm (1.97 in.) or less to allow for sufficient ventilation. Between the duct and the top of the PC, provide a sufficient distance to allow the cable to be removed by opening the cable connector fixing lever. If the lever at the top of the module cannot be opened, it will not be possible to replace the module. - (b) If a duct is built under the PC, provide a clearance between the bottom surface of the PC and the surface of the duct so that the input power cable (100/200 VAC) of the power supply module and the I/O cables and the cable for 12/24 VDC of I/O modules are not affected or bent. - (6) If an equipment which generates noise or heat is positioned in front of the PC (i.e, mounted on the back side of a panel door), allow a clearance of 100 mm (3.94 in.) or more between the PC and the equipment. Also allow a clearance of 50 mm (1.97 in.) or more between the right/left side of a base unit and this equipment. (7) It is recommendable to fix the base module to the control panel directly using screws, as this method ensures higher resistance to vibration than when using a DIN rail. #### 8.4.2 Installation This section explains how to mount main and extension base units. Fig. 8.1 Parallel Mounting Fig. 8.2 Serial Mounting Fig. 8.3 Minimum Front Clearance with Panel Door Fig. 8.4 Vertical Mounting (Not allowed) Fig. 8.5 Horizontal Mounting (Not allowed) ### 8.5 Installation and Removal of Module This section explains the mounting and removal of I/O module and special-function module, etc., to and from the base unit. #### (1) Module mounting The module mounting procedure is as follows. ### **POINTS** - (1) When securing the module, be sure to insert the module mounting hook into the module mounting hole. If the module is forcibly secured without insertion, the unit's connector or the unit itself may be damaged. - (2) Always turn the power supply OFF before mounting or removing any module. ### (2) Module removal The module removal procedure is as follows. ### **POINTS** - (1) When removing the module, be sure to remove the module mounting screw first and then remove the module mounting hook from the module mounting hole. If the module is forcibly removed, the screw or module mounting hook will be damaged. - (2) Always turn the power supply OFF before mounting or removal. #### 8.6 Installing and Removing the Dustproof Cover When an A1S52B(S1), A1S55B(S1), or A1S58B(S1) is used, it is necessary to mount the dustproof cover, which is supplied with the base, to the I/O module loaded at the left end to prevent foreign matter from entering the I/O module. If the dustproof cover is not mounted, foreign matter will enter the I/O module, resulting in malfunctions. The following explains the installation and removal of the dustproof cover. ### (1) Installation To fit the dustproof cover to the I/O module, first insert it at the terminal side and then press it against the I/O module as shown in the figure. ### (2) Removal Fit the tip of a flat blade screwdriver into the notch on the left side of the dustproof cover. While keeping the screwdriver tip in the notch, gently move the screwdriver to the left (as shown above) until the cover snaps open. #### 8.7 Wiring This section gives the wiring instructions for the system. #### 8.7.1 Wiring instructions Instructions for wiring the power cable and I/O cables. - (1) Wiring of the power supply - (a) When voltage fluctuations are larger than the specified value, connect a constant-voltage transformer. (b) Use a power supply which generates minimal noise between wires and between the PC and ground. If excessive noise is generated, connect an insulating transformer. (c) When a power transformer or insulating transformer is employed to reduce the voltage from 200 VAC to 100 VAC, use one with a capacity greater than those indicated in the following table. | Power Supply Module | Transformer Capacity | | | |---------------------|----------------------|--|--| | A1S61P | 110VA x n | | | | A1S62P | 110VA x n | | | "n" stands for the number of power supply modules. (d) When wiring, separate the PC power supply from the I/O and power equipment as shown below. (e) Note on using the 24 VDC output of the A1S62P power supply module. To protect the power supply modules, do not supply one I/O module with 24 VDC from several power supply modules connected in parallel. If the 24 VDC output capacity is insufficient for one power supply module, supply 24 VDC from the external 24 VDC power supply as shown below: - (f) Twist the 100 VAC, 200 VAC, and 24 VDC cables as closely as possible. Connect modules with the shortest possible wire lengths. - (g) To minimize voltage drop, use the thickest (max. 2 mm<sup>2</sup> (14 AWG)) wires possible for the 100VAC, 200 VAC, and 24 VDC cables. - (h) Do not bundle the 100 VAC and 24 VDC cables with main-circuit wires or the I/O signal wires (high-voltage, large-current), or lay these cables and wires close to each other when wiring. If possible, provide a distance of more than 100 mm (3.94 in.) between the cables and wires. - (i) As a lightning-protection measure, connect a surge absorber as shown below. ### **POINTS** - (1) Ground the surge absorber (E1) and the PC (E2) separately from each other. - (2) When selecting a surge absorber, make sure that the maximum permitted circuit voltage for the surge absorber will not be exceeded. ### (2) Wiring of I/O equipment - (a) The applicable size of wire for connection to the terminal block connector is 0.75(18) to 1.5 mm<sup>2</sup> (14 AWG). However, it is recommended to use wires of 0.75 mm<sup>2</sup> (18 AWG) for convenience. - (b) Separate the input and output lines. - (c) I/O signal wires must be at least 100 mm (3.94 in.) away from high-voltage and large-current main circuit wires. - (d) If the I/O signal wires cannot be separated from the main circuit wires and power wires, ground at the PC side with batch-shielded cables. Under some conditions, it may be preferable to ground at the other side. - (e) If wiring has been done with piping, ground the piping. - (f) Separate the 24 VDC I/O cables from the 100 VAC and 200 VAC cables. - (g) If wiring over 200 m (0.12 mile) or longer distances, problems can be caused by leakage currents due to line capacity. Take corrective action as described in Section 10.4. #### (3) Grounding Grounding must be done in conformance with (a) to (d) below - (a) Ground the PC as independently as possible. Class 3 grounding should be used (grounding resistance 100 $\Omega$ or less). - (b) If independent grounding is impossible, use the joint grounding method as shown in the figure below (2). (c) Use a wire with a cross-sectional area of at least 2 mm<sup>2</sup> for grounding. Make the grounding point as close to the PC as possible so that the grounding wire is not too long. (d) If any malfunction occurs due to grounding, disconnect either or both of the LG and FG terminals of the base unit from the ground. #### 8.7.2 Wiring to unit terminals This section explains the wiring of power lines and grounding lines to the main and extension bases. Ground ### POINTS - (1) Use the thickest possible (max. 2 mm<sup>2</sup> (14 AWG)) wires for the 100 V/200 V and 24 VDC power cables. Be sure to twist these wires starting at the connection terminals. To prevent a shortcircuit should any screws loosen, use solderless terminals with insulation sleeves. - (2) When the LG terminals and FG terminals are connected, be sure to ground the wires. Do not connect the LG terminals and FG terminals to anything other than ground. If LG terminals and FG terminals are connected without grounding the wires, the PC may be susceptible to noise. In addition, since the LG terminals have potential, the operator may receive an electric shock when touching metal parts. ### 9. MAINTENANCE AND INSPECTION This chapter describes items to be checked in daily and periodic maintenance and inspection in order to maintain the programmable controller in the normal and optimum condition. ## 9.1 Daily Inspection Table 9.1 shows the inspection and items which are to be checked daily. Table 9.1 Daily Inspection | No. | Cł | eck Item | Check Point | Judgment | Corrective Action | |-----|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------| | 1 | mo | se unit<br>unting<br>ditions | Check for loose mounting screws and cover. | The base unit should be securely mounted. | Retighten screws. | | 2 | con | ounting onditions of D module, ic. Check if the module is disengaged and if the hook is securely engaged. The hook should be securely engaged and the module should be positively mounted. | | Securely engage<br>the hook. | | | | | : | Check for loose terminal screws. | Screws should not be loose. | Retighten<br>terminal screws. | | 3 | | Connecting between should be between between | | The proper clearance should be provided between solderless terminals. | Correct. | | | | | Check connectors of extension cable. | Connections should not be loose. | Retighten connector mounting screws. | | | | "POWER"<br>LED | Check that the LED is ON. | ON<br>(OFF indicates an error.) | See Section<br>10.2.2. | | | red | | Check that the<br>LED is ON during<br>RUN. | ON<br>(OFF or flashing<br>indicates an error.) | See Section<br>10.2.3 and 10.2.4. | | | | icator la | | Check that the LED is ON when an error occurred. | OFF<br>(ON when an error<br>occurred.) | | 4 | CPU module indicator lamps | Input<br>LED | Check that the<br>LED turns ON and<br>OFF. | ON when input is ON. OFF when input is OFF. (Display, other than above, indicates an error.) | See Section<br>10.2.7. | | | j | Output<br>LED | Check that the<br>LED turns ON and<br>OFF. | ON when output is ON. OFF when output is OFF. (Display, other than above, indicates an error.) | See Section<br>10.2.7. | ## 9.2 Periodic Inspection This section explains the inspection items which are to be checked every six months to one year. This inspection should also be performed when the equipment is moved or modified or the wiring is changed. **Table 9.2 Periodic Inspection** | No. | Check Item | | Checking Method | Judgment | Corrective Action | |-----|-----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | | nment | Ambient<br>temperature | Measure with | 0 to 55°C | When PC is used inside a panel, the | | 1 | 4mbient environment | Ambient<br>humidity | thermometer and hygrometer. Measure corrosive | 10 to 90 %RH | temperature in the panel is the ambient | | | Ambie | Ambience | gas. | There should be no corrosive gases. | temperature. | | 2 | Line | e voltage | Measure voltage across 100/200 | 85 to 132 VAC | Change supply | | ۔ | che | ck. | VAC terminal. | 170 to 264 VAC | power. | | 3 | conditions | Looseness,<br>play | Move the unit. | The module should be mounted securely and positively. | Retighten screws. | | 3 | Mounting | Ingress of<br>dust or<br>foreign<br>material | Visual check. | There should be no dust or foreign material in the vicinity of the PC. | Remove and clean. | | | รม | Loose<br>terminal<br>screws | Retighten. | Connectors should not be loose. | Retighten. | | 4 | Connecting conditions | Distances<br>between<br>solderless<br>terminals. | Visual check. | The proper clearance should be provided between solderless terminals. | Correct. | | | Cor | Loose<br>connector | Visual check. | Connectors should not be loose. | Retighten connector mounting screws. | | 5 | Battery | | Check battery<br>status by mounting<br>special auxiliary<br>relays M9006 and<br>M9007. | Preventive<br>maintenance | If battery capacity reduction is not indicated, change the battery when specified service life is exceeded. | #### 9.3 Replacement of Battery M9006 or M9007 turns ON when the voltage of the battery for program backup and power interruption compensation falls. Even if this special relay turns ON, the contents of the program and the power interruption compensation function are not lost immediately. However, if the ON state is overlooked, the PC data contents may be lost. Special auxiliary relays M9006 and M9007 are switched ON to indicate that the battery has reached the life time (minimum) indicated in Table 9.3 and it must be replaced if continued use of the power interruption RAM and /or data backup is required. The following sections give the battery service life and the battery changing procedure. #### 9.3.1 Service life of battery Table 9.3 shows the service life of the battery. **Battery Life** Battery Life (Total Power Interruption Time) [Hr] After M9006 or **Guaranteed Value Actual Service CPU Model** M9007 is Turned (MIN) Value (TYP) ON A1SCPU(S1), 5400 13000 168 A1SCPUC24-R2 A2SCPU(S1) 3600 9000 168 Table 9.3 Battery Life Preventive maintenance is as follows. - (1) Even if the total power interruption time is less than the guaranteed value in the above table, change the battery after four to five years. - (2) When the total power interruption time has exceeded the guaranteed value in the table above and M9006 has turned ON, change the battery. <sup>\*</sup> The actual service value indicates a typical life time and the guaranteed value indicates the minimum life time. ### 9.3.2 Battery replacement procedure When the service life of the battery has expired, replace the battery using the following procedure: Even if the battery is removed, the memory is backed up by a capacitor for some time. However, if the replacement time exceeds the guaranteed value shown in the following table, the contents of the memory may be lost. Therefore, replace the battery as quickly as possible. ### 10. TROUBLESHOOTING This section describes various procedures for troubleshooting, and corrective action. ### 10.1 Basic Troubleshooting System reliability depends not only on reliable equipment but also on short down-times in the event of faults. The three basic points to be kept in mind in troubleshooting are: #### (1) Visual checks Check the following points - (a) Machine motion (in the stopped and operating states) - (b) Power ON or OFF - (c) Status of I/O equipment - (d) Condition of wiring (I/O wires, cables) - (e) Display states of various indicators (such as the POWER LED, RUN LED, ERROR LED, and I/O LED) - (f) States of various setting switches (such as extension base and power interruption compensation) After checking (a) to (f), connect the peripheral equipment and check the running status of the PC CPU and the program contents. ### (2) Trouble check Observe any changes in the error condition when performing the following operations: - (a) Set the RUN/STOP keyswitch to the STOP position. - (b) Reset using the RUN/STOP keyswitch. - (c) Turn the power ON and OFF. #### (3) Narrow down the possible causes of the trouble: Deduce where the fault lies, i.e: - (a) Inside or outside the PC CPU. - (b) In the I/O module or another module. - (c) In the sequence program. #### 10.2 Troubleshooting This section explains the procedure for determining the cause of problems, errors, and corrective action to be taken in response to error codes. ### 10.2.1 Troubleshooting flowcharts The procedures for troubleshooting are given in the following flowcharts: ### 10.2.2 Flowchart used when the POWER LED goes OFF ### 10.2.3 Flowchart used when the RUN LED goes OFF #### 10.2.4 Flowchart used when the RUN LED flashes The following shows the corrective measures to take if the RUN LED flashes when the power is switched ON, when operation is started, or during operation. ### 10.2.5 Flowchart used when the ERROR LED is lit The following shows the corrective measures when the ERROR LED is lit in the RUN state. ### 10.2.6 Flowchart used when the ERROR LED flashes The following shows the corrective measures when the ERROR LED flashes. ### 10.2.7 Flowchart used when the output load of the output module does not come ON ### POINT If the input or load signals are not switched OFF, see Section 10.4 I/O Connection Troubleshooting and take corrective measures. ### 10.2.8 Flowchart used when a program cannot be written to the PC CPU The following shows the corrective measures when a program cannot be written to the PC CPU. ### 10.3 Error Code List If an error occurs in the RUN mode, an error display or error code (including a step number) is stored in the special register by the self diagnosis function. The error code reading procedure and the causes of and corrective actions for errors are shown in Table 10.1. ### 10.3.1 Error codes **Table 10.1 Error Codes** | Error Message | Contents<br>of Special<br>Register<br>D9008<br>(BIN value) | CPU<br>State | Error and Cause | | Corrective Action | |-----------------------|------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INSTRUCT<br>CODE ERR. | 10 | STOP | An instruction code which cannot be decoded by the CPU is included in the program. (1) A memory cassette containing an invalid instruction code has been loaded. (2) The occurrence of an error destroyed the memory contents, adding an instruction code that | (1) | Read the error step by using a peripheral device and correct the program at that step. In the case of the memory cassette, rewrite the contents of the ROM, or replace with a memory cassette whose contents have been correctly written. | | PARAMETER<br>ERROR | 11 | STOP | The contents of the memory installed in the PC CPU have been destroyed because of noise, or the failure of the memory cassette. | (1) | Check the loading of the PC CPU memory cassette and load it correctly. Read the parameter data from the PC CPU by using a periperhal device. Make any necessary corrections and write it to the PC CPU again. | | MISSING END<br>INS. | 12 | STOP | (1) There is no END(FEND) instruction in the program. | (1) | Write END at the end of the program. | | CAN'T<br>EXECUTE (P) | 13 | STOP | <ol> <li>There is no jump destination for plural destinations specified by the CJ, SCJ, CALL, CALLP or JMP instruction.</li> <li>Although there is no CALL instruction, the RET instruction exists in the program and has been executed.</li> <li>The CJ, SCJ, CALL, CALLP or JMP instruction has been executed with its jump destination located below the END instruction.</li> <li>The number of FOR instructions does not match the number of NEXT instructions.</li> <li>The JMP instruction specified between FOR and NEXT has caused the execution to deviate from between FOR and NEXT.</li> <li>The JMP instruction has caused the execution to deviate from the subroutine before the RET instruction is executed.</li> <li>The JMP instruction has caused execution to jump to a step or subroutine between FOR and NEXT.</li> </ol> | (1) | Read the error step by using a peripheral device and correct the program at that step. (Make corrections such as the insertion of a jump destination or the changing of jump destinations to one destination.) | | Error Message | Contents<br>of Special<br>Register<br>D9008<br>(BIN value) | CPU<br>State | Error and Cause | - | Corrective Action | |--------------------------|------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | (1) There are instructions (including NOP) other than LDX, LDIX, ANDX and ANIX in the CHK instruction circuit block. | (1) | Check the program of the CHK instruction circuit block (1) to (7) in the left column. Correct errors using a peripheral device and restart the operation. | | | | | <ul><li>(2) There is more than one CHK instruction.</li><li>(3) The number of contact points in</li></ul> | (2) | This error code is only valid when the direct method is used for I/O control. | | · | : | | the CHK instruction circuit block exceeds 150. (4) The X device number in the CHK | | · | | OUR | | | instruction circuit block exceeds X7FE. | | | | CHK<br>FORMAT ERR. | 14 | STOP | (5) There is no circuit block in front of the CHK instruction circuit block. | | , | | · | | | (6) D1 device (number) of the CHK/D1/D2 instruction is different | | | | | | | from the contact device (number) above the CJ[] instruction. | | | | | | | (7) Pointer P254 is not attached to<br>the start of the CHK instruction<br>circuit block. | | | | | | | P254 CHK D1 D2 | | | | CANUT | | | (1) Although the interrupt module is used, there is no number for interrupt pointer I, which corresponds to that module, in the program, or more than one number for pointer I exists in the program. | (1) | Check for the presence of interrupt program which corresponds to the interrupt module and create an interrupt program or reduce the number of is to one. | | CAN'T<br>EXECUTE (I) | 15 | STOP | (2) No IRET instruction has been entered in the interrupt program. | (2) | Check if there is an IRET instruction in the interrupt program and enter the IRET instruction. | | | | | <ol> <li>There is an IRET instruction<br/>somewhere besides the interrupt<br/>program.</li> </ol> | (3) | Check if there is an IRET instruction somewhere besides the interrupt program and delete that IRET instruction. | | ROM ERR (for A1SCPU(S1), | 17 | STOP | (1) Parameters and/or sequence programs are not correctly written to the installed memory cassette | (1) | Write parameters and/or sequence programs correctly to the memory cassette | | A1SCPUC24-R2) | • | | (A1SMCA-8K[] or A1SMCA-2KE). | (2) | does not have any parameter and/or sequence program. | | RAM ERROR | 20 | STOP | (1) The PC CPU has checked if write<br>and read operations can be<br>performed properly with respect to<br>the data memory area of the PC<br>CPU. Normal writing and/or<br>read/write turned out to be<br>impossible. | con | ce this is a PC CPU hardware fault, sult your nearest Mitsubishi esentative. | | OPE. CIRCUIT<br>ERR. | 21 | STOP | <ol> <li>The operation circuit, which<br/>performs the sequence processing<br/>in the PC CPU, does not operate<br/>properly.</li> </ol> | | | | | | | Scan time exceeds watchdog monitoring time. | (1) | Calculate and check the scan time of the user program and reduce the scan time by the use of CJ instructions, etc. | | WDT ERROR | 22 | STOP | Scan time of user program is excessive. Scan time has lengthened due to instantaneous power interruption which occurred during the scan. | (2) | Monitor the contents of special register D9005 by using a peripheral device. If the contents are other than 0, the line voltage is insufficient. Therefore, check the power and eliminate the voltage fluctuation. | | | · · · · · · · · · · · · · · · · · · · | <del></del> | | | |-----------------------|------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Error Message | Contents<br>of Special<br>Register<br>D9008<br>(BIN value) | CPU<br>State | Error and Cause | Corrective Action | | END NOT<br>EXECUTE | 24 | STOP | (1) When the END instruction is executed, it is read as another instruction code due to noise, etc. (2) The END instruction has changed to another instruction code. | (1) Perform reset and RUN. If the same error is displayed again, it is a PC CPU hardware fault. Therefore, consult your nearest Mitsubishi representative. | | WDT ERROR | 25 | STOP | The END instruction cannot be executed with the program looped. | Check for an endless loop and correct the program. | | UNIT VERIFY<br>ERR. | 31 | STOP<br>(RUN) | I/O module data is different from that at power ON. (1) The I/O module (including the special-function module) is incorrectly disengaged or has been removed, or a different module has been loaded. | (1) Among special registers D9116 to D9123, the bit corresponding to the module verify error is set to "1". Therefore, monitor the registers by using a peripheral device and check for the module whose bit is "1". | | · | | | | (2) When the fault has been corrected, reset the PC CPU. | | | | | (1) There is an output module with a blown fuse. | (1) Check the blown fuse indicator LED of the output module and change the fuse in the module whose LED is ON. | | FUSE BREAK<br>OFF | 32 | STOP<br>(RUN) | (2) The external power supply for the output load is OFF or not connected. | <ul> <li>(2) Checking modules for blown fuses can also be done with a peripheral device. Among special registers D9100 to D9107, the bit corresponding to the module with a blown fuse is set to "1". Therefore, check by monitoring the registers.</li> <li>(3) Check the ON/OFF state of the external power supply for the</li> </ul> | | CONTROL-BUS<br>ERR. | 40 | STOP | The FROM and TO instructions cannot be executed. (1) Control bus error in the special-function module. | output load. (1) This is a special-function module, CPU module or base unit hardware fault. Therefore, change the unit and check the defective module. Consult your nearest Mitsubishi representative about the defective module. | | SP. UNIT DOWN | 41 | STOP | When FROM and TO instructions cannot be executed. (1) Control bus error in the special-function module. | This is a hardware fault in a special function module to which access has been made. Therefore, consult your nearest Mitsubishi representative about the defective module. | | I/O INT. ERROR | 43 | STOP | Although the interrupt module is not installed, an interruption has occurred. | This is a module hardware fault. Therefore, change the module and check the defective module. Consult your nearest Mitsubishi representative about the defective module. | | | | | (1) Three or more computer link modules are installed in a single CPU module. | (1) Reduce the number of computer link modules to two or less. | | | | | (2) Two or more data link modules are installed. | (2) Use one data link module. | | SP. UNIT LAY.<br>ERR. | 44 | STOP | (3) Two or more interrupt modules are installed. | (3) Use one interrupt module. | | енн. | | | (4) In the parameter setting of the peripheral device, while an I/O module is actually installed, a special-function module has been set in the I/O assignment, or vice versa. | (4) Reset the I/O assignment in the parameter setting according to the actually loaded special-function module by using a peripheral device. | | SP. UNIT<br>ERROR | 46 | STOP<br>(RUN) | (1) Access (execution of FROM/TO instruction) has been made to a location where there is no special-function module. | (1) Read the error step by using a<br>peripheral device, and check and<br>correct the contents of the<br>FROM/TO instruction at that step<br>by using a peripheral device. | | Error Message | Contents<br>of Special<br>Register<br>D9008<br>(BIN value) | CPU<br>State | | Error and Cause | | Corrective Action | |---------------------|------------------------------------------------------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LINK PARA.<br>ERROR | 47 | RUN | (1) | The contents which have been written to the parameter area of the link by setting the link range in the parameter setting of peripheral device are different from the link parameter contents. | (1) | Write the parameters again and check. If this message is displayed again, there is a hardware fault. Therefore, consult your nearest Mitsubishi representative. | | | | | (2) | The setting for the total number of slave stations is 0. | | | | | | | (1) | The result of BCD conversion has exceeded the specified range (9999 or 99999999). | (1) | Use a peripheral device to read<br>the error step and check and<br>correct the program at that step. | | OPERATION<br>ERROR | 50 | RUN<br>(STOP) | (2) | A setting which exceeds the specified device range has been made and the operation cannot be executed. | | (Check device setting range, BCD conversion value, etc.) | | | | | (3) | File registers are used in the program without performing file register capacity setting. | | | | BATTERY | | | (1) | The battery voltage is below 24 VDC. | (1) | Change the battery. | | ERROR | 70 | RUN | (2) | The battery lead is disconnected. | (2) | When RAM or power interruption compensation is used, connect the battery. | ## 10.4 I/O Connection Troubleshooting This section explains possible problems with I/O circuits. ## 10.4.1 Input circuit troubleshooting This section describes possible problems with input circuits, and corrective action. Table 10.2 Input Circuit Problems and Corrective Action | , | | Table 10.2 Input Circuit Problems and | Tonicon Action | |--------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Condition | Cause | Corrective Action | | Example<br>1 | Input signal<br>does not<br>turn OFF. | Leakage current of input switch (e.g. drive by non-contact switch). AC input AC input Input module | Connect an appropriate resistor which will make the voltage across the terminals of the input module lower than the OFF voltage value. AC input Input module It is recommended to use 0.1 to 0.47 μF + 47 to 120 Ω (1/2 W) for the CR constant. | | Example<br>2 | Input signal<br>does not<br>turn OFF. | Drive by a limit switch with neon lamp. AC input Leakage current Power supply | Same as Example 1. Or make up another independent display circuit. | | Example<br>3 | Input signal<br>does not<br>turn OFF. | Leakage current due to line capacity of wiring cable. (Line capacity C of twisted pair wire is approx. 100 PF/m). AC input Leakage Current Input module Power supply | Same as Example 1. However, leakage current is not generated when the power supply is located in the input equipment side as shown below. AC input Input module Power Supply | | Example<br>4 | Input signal<br>does not<br>turn OFF. | Drive by switch with LED indicator. DC input (sink) Leakage current Input module | Connect a register which will make the voltage between the input module terminal and common higher than the OFF voltage, as shown below. DC input (sink) Resistor Input module * An example calculation of a value for a connected resistor is given on the following page. | Table 10.2 Input Circuit Problems and Corrective Action (Continued) | | Condition | Cause | Corrective Action | |--------------|------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------| | | | Sneak path due to the use of two power supplies. | Use only one power supply. Connect a sneak path prevention diode. (Figure below) | | Example<br>5 | Input<br>signal<br>does not<br>turn OFF. | E1 E2 Input module | E1 E2 Input module | <Example calculation for Example 4> The switch with an LED indicator is connected to A1SX40, and there is a 4 mA leakage current. (1) Since the leakage current does not reach the 1 mA OFF current of the A1SX40, the input signal does not go OFF. Connect a resistor as shown below: (2) Calculate the value of the connected resistor R as follows: To reach the 1 mA OFF current of the A1SX40, connect a resistor R through which a current of 3 mA or greater flows. $I_R : I_Z = Z$ (input impedance) : R $$R \le \frac{IZ}{IB} \times (\text{input impedance}) = \frac{1}{3} \times 3.3 = 1.1 [k\Omega]$$ $R < 1.1 k\Omega$ When $R = 1 k\Omega$ , the power capacity must be: W = $$(applied \ voltage)^2 \div R = 26.4^2 \div 1000(\Omega) = 0.7 \ (W)$$ (3) The power capacity of the resistor should be three to five times as large as the actual power consumption. The problem can therefore be solved by connecting a 1 $k\Omega$ , 2 to 3 W resistor to the terminal in question. # 10.4.2 Output circuit failures and corrective action Table 10.3 Output Circuit Failures and Corrective Action | | | able 10.3 Output Circuit Failures and | | |--------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Condition | Cause | Corrective Action | | Example<br>1 | When the output is OFF, excessive voltage is applied to the load. | Load is half-wave rectified inside (in some cases, this is true of a solenoid). A1SY22 Output module Load (2) When the polarity of the power supply is as shown in [1], C is charged. When the polarity is as shown in [2], the voltage charged in C plus the line voltage are applied across D1. Max. voltage is approx. 2.2E. | • Connect a resistor of 10 to 99 kΩ. across the load. If a resistor is used in this way, it does not pose a problem to the output element. But it may cause the diode, which is built into the load, to deteriorate, resulting in a fire, etc. Resistor Load | | Example<br>2 | The load<br>does not<br>turn OFF<br>(triac<br>output). | Leakage current due to built-in noise suppression A1SY22 Output module Load Leakage current | Connect C and R across the load. When the wiring distance from the output card to the load is long, there may be a leakage current due to the line capacity. Resistor Load | | Example<br>3 | When the load is a CR type timer, time constant fluctuates (triac output). | A1SY22 Output module CR timer Leakage current | Drive the relay using a contact and drive the CR type timer using the same contact. Some timers have half-wave rectified internal circuits. Therefore, take the precautions indicated in the example1. Resistor CR timer Calculate the CR constant depending on the load. | ### **APPENDICES** ### **APPENDIX 1 INSTRUCTIONS** Instructions used with the AnSCPU are listed below. Refer to the following programming manuals for details of the instructions. - ACPU Programming Manual (Fundamentals) - ACPU Programming Manual (Common Instructions) ### (1) Sequence instructions (a) Contact instruction | , ANI, OR, ORI | |----------------| | ١, | (b) Connection instruction | ١ | Connection | ANB, ORB, MPS, MRD, MPP | |---|------------|-------------------------| | | | | (c) Output instruction | Output | OUT, SET, RST, PLS, PLF, CHK | |----------|------------------------------| | - Colpai | | (d) Shift instruction | Shift | SFT, SFTP | |-------|-----------| (e) Master control instruction | | <br> | | | <br><del></del> | |----------------|------|-------|------|-----------------| | Master control | | MC. N | /ICR | | (f) Termination instruction | Program end | FEND, END | |-------------|-----------| (g) Other instructions | Stop | STOP | |---------------------------------------------------|-------| | No operation | NOP | | Page feed (page feed operation of printer output) | NOPLF | ### (2) Basic instructions (a) Comparison instructions | = | 16 bits | LD=, AND=, OR= | | |----|---------|----------------------|--| | | 32 bits | LDD=, ANDD=, ORD= | | | <> | 16 bits | LD<>, AND<>, OR<> | | | | 32 bits | LDD<>, ANDD<>, ORD<> | | | > | 16 bits | LD>, AND>, OR> | | | | 32 bits | LDD>, ANDD>, ORD> | | | ≤ | 16 bits | LD<=, AND<=, OR<= | | | | 32 bits | LDD<=, ANDD<=, ORD<= | | | < | 16 bits | LD<, AND<, OR< | | | | 32 bits | LDD<, ANDD<, ORD< | | | 2 | 16 bits | LD>=, AND>=, OR>= | | | | 32 bits | LDD>=, ANDD>=, ORD>= | | ## (b) BIN arithmetic operation instruction | 16 bits | Two types each for + and +P | |---------|-------------------------------------------------------------------------------------------------| | 32 bits | Two types each for D+ and D+P | | 16 bits | Two types each for - and -P | | 32 bits | Two types each for D- and D-P | | 16 bits | *,*P | | 32 bits | D*, D*P | | 16 bits | /, /P | | 32 bits | D/, D/P | | 16 bits | INC, INCP | | 32 bits | DINC, DINCP | | 16 bits | DEC, DECP | | 32 bits | DDEC, DDECP | | | 32 bits 16 bits 32 bits 16 bits 32 bits 16 bits 32 bits 16 bits 32 bits 16 bits 16 bits 16 bits | # (c) BCD arithmetic operation instructions | + Addition | BCD 4 digits | Two types each for B+ and B+P | |------------------|--------------|---------------------------------| | | BCD 8 digits | Two types each for DB+ and DB+P | | - Subtraction | BCD 4 digits | Two types each for B- and B-P | | | BCD 8 digits | Two types each for DB and DB-P | | * Multiplication | BCD 4 digits | B*, B*P | | | BCD 8 digits | DB*, DB*P | | / Division | BCD 4 digits | B/, B/P | | | BCD 8 digits | DB/, DB/P | ## (d) BCD - BIN conversion instructions | DIN DOD | 16 bits | BCD, BCDP | |---------|---------|-------------| | BIN→BCD | 32 bits | DBCD, DBCDP | | DOD DIN | 16 bits | BIN, BINP | | BCD→BIN | 32 bits | DBIN, DBINP | ### (e) Data transfer instructions | Transfer | 16 bits | MOV, MOVP | | |----------------------------|---------|-------------|--| | | 32 bits | DMOV, DMOVP | | | Change | 16 bits | XCH, XCHP | | | | 32 bits | DXCH, DXCHP | | | Undefined transfer | 16 bits | CML, CMLP | | | | 32 bits | DCML, DCMLP | | | Block transfer | 16 bits | BMOV, BMOVP | | | Repeat data block transfer | 16 bits | FMOV, FMOVP | | ### (f) Program branch instructions | Jump | CJ, SCJ, JMP | |----------------------------------|------------------| | Subroutine call | CALL, CALLP, RET | | Interrupt program enable/disable | EI, DI, IRET | | Microcomputer program call | SuB | ### (g) Refresh instructions | Link refresh | COM | |-----------------------------|--------| | Link refresh enable/disable | EI, DI | | Partial refresh | SEG | ## (3) Application instructions # (a) Logical operation instruction | a = i = a a | 16 bits | Two types each for WAND and WANDP | | |--------------------------------|---------|-----------------------------------|--| | Logical product | 32 bits | DAND, DANDP | | | Laulaulaus | 16 bits | Two types each for WOR and WORP | | | Logical sum | 32 bits | DOR, DORP | | | F | 16 bits | Two types each for WXOR and WXORP | | | Exclusive logical sum | 32 bits | DXOR, DXORP | | | NOT exclusive logical sum | 16 bits | Two types each for WXNR and WXNRP | | | | 32 bits | DXNR, DXNRP | | | 2's complement (reversed sign) | 16 bits | NEG, NEGP | | ## (b) Rotation instructions | Dight word retation | 16 bits | ROR, RORP, RCR, RCRP | |---------------------|---------|--------------------------| | Right ward rotation | | DROR, DRORP, DRCR, DRCRP | | Left ward rotation | 16 bits | ROL, ROLP, RCL, RCLP | | Left ward rotation | 32 bits | DROL, DROLP, DRCL, DRCLP | ### (c) Shift instructions | Digital word shift | 16 bits | SFR, SFRP, BSFR, BSFRP | |--------------------|------------|------------------------| | Right ward shift | Per device | DSFR, DSFRP | | Loft word obife | 16 bits | SFL, SFLP, BSFL, BSFLP | | Left ward shift | Per device | DSFL, DSFLP | ## (d) Data processing instruction | Data search | 16 bits | SER, SERP | | |--------------|---------------------|-------------|--| | Diaghash | 16 bits | SUM, SUMP | | | Bit check | 32 bits | DSUM, DSUMP | | | Danada | 2 <sup>n</sup> bits | DECO, DECOP | | | Decode | 16 bits | SEG | | | Encode | 2 <sup>n</sup> bits | ENCO, ENCOP | | | Bit set | 16 bits | BSET, BSETP | | | Bit reset | 16 bits | BRST, BRSTP | | | Dissociation | 16 bits | DIS, DISP | | | Association | 16 bits | UNI, UNIP | | ## (e) FIFO instructions | Write | 16 bits | FIFW, FIFWP | |-------|---------|-------------| | Read | 16 bits | FIFR, FIFRP | ## (f) ASCII instructions | ASCII conversion | ASC | |------------------|-------------------------------| | ASCII print | Two types each for PR and PRC | ## (g) Buffer memory access instructions | Data road | 1 word | FROM, FROMP | | |------------|---------|-------------|--| | Data read | 2 words | DFRO, DFROP | | | Dataita | 1 word | TO, TOP | | | Data write | 2 words | DTO, DTOP | | ### (h) FOR NEXT instruction | | | _ | |--------------|-------------|-----| | 1 | FOR NEVE | | | Repetition | FOR, NEXT | | | 1 Hepetition | i Oit, HEXT | - 1 | | | | | #### (i) Data link unit instructions | Data read | 1 word | LRDP, RFRP | |------------|--------|------------| | Data write | 1 word | LWTP, RTOP | #### (j) Display instructions | The state of s | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Display reset | LEDR | # (k) Other instructions | WDT reset | - | WDT, WDTP | | |----------------------------|---|-------------|---| | Fault check | | СНК | | | Status latch | | SLT, SLTR | | | Sampling trace | | STRA, STRAR | | | Carry flag set/reset 1 bit | | STC, CLC | | | Timing clock 1 bit | | DUTY | _ | # APPENDIX 2 SPECIAL RELAY, SPECIAL REGISTER LIST #### 2.1 Special Relay List #### (1) Special relay list Special relays are internal relays whose uses are determined inside the PC. Therefore, they cannot be turned ON/OFF as coils is a program. (Except for \*1 and \*2 in the table) Table 2.1 Special Relay List | | Table 2.1 Special nelay List | | | | |----------|------------------------------|-------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | Name | <u> </u> | Description | Details | | *1 M9000 | Fuse blown | OFF:<br>ON: | Normal<br>Presence of fuse<br>blow module | Turned on when there is one or more output<br>modules whose fuse has blown. Remains on if<br>normal status is restored. | | *1 M9002 | I/O module verify error | OFF:<br>ON: | Normal<br>Error | Turned on if the status of I/O module is different<br>from entered status when power is turned on.<br>Remains on if normal status is restored. | | *1 M9005 | AC DOWN<br>detection | OFF:<br>ON: | AC is good<br>AC is down | <ul> <li>Turned on if power interruption no longer than<br/>20msec occurs. Reset when POWER switch is<br/>moved from OFF to ON position.</li> </ul> | | M9006 | Battery low | OFF:<br>ON: | Normal<br>Battery low | <ul> <li>Turned on when battery voltage falls to less than<br/>specified voltage. Turned off when battery voltage<br/>becomes normal.</li> </ul> | | *1 M9007 | Battery low latch | OFF:<br>ON: | Normal<br>Battery low | Turned on when battery voltage falls to less than<br>specified voltage. Remains on if battery voltage<br>becomes normal. | | *1 M9008 | Self-diagnostic error | OFF:<br>ON: | Normal<br>Error | Turned on when error is found as a result of self-<br>diagnosis. | | M9009 | Annunciator<br>detection | OFF:<br>ON: | Normal<br>Error | Turned on when OUT F or SET F instruction is executed. Switched off when D9124 value is set to 0. | | M9010 | Operation error flag | OFF:<br>ON: | Normal<br>Error | Turned on when an operation error occurs during<br>execution of an application instruction. Turned off<br>when the error is eliminated. | | *1 M9011 | Operation error flag | OFF:<br>ON: | Normal<br>Error | <ul> <li>Turned on when an operation error occurs during<br/>execution of an application instruction. Remains on<br/>when normal status is restored.</li> </ul> | | M9012 | Carry flag | OFF:<br>ON: | Carry off<br>Carry on | Carry flag used in application instruction. | | M9016 | Data memory<br>clear flag | OFF:<br>ON: | No processing<br>Output clear | <ul> <li>Clears all data memory (except special relays and<br/>special registers) in remote run mode from a<br/>computer, for example, when M9016 is 1.</li> </ul> | | M9017 | Data memory<br>clear flag | OFF:<br>ON: | No processing<br>Output clear | <ul> <li>Clears all unlatched data memory (except special<br/>relays and special registers) in remote run mode<br/>from a computer, for example, when M9017 is 1.</li> </ul> | | M9020 | User timing clock<br>No.0 | | | Relay which repeats on/off at intervals of the predetermined scan. | | M9021 | User timing clock<br>No.1 | n2 sc | an n2 scan | <ul> <li>When the power is turned on or reset is performed,<br/>the clock starts with off.</li> </ul> | | M9022 | User timing clock<br>No.2 | | n1 scan | Set the intervals of on/off [DUTY] instruction. | | M9023 | User timing clock<br>No.3 | | | | | M9024 | User timing clock<br>No.4 | | | | | *2 M9025 | Clock data set request | ON. | No processing<br>Data set request | Writes clock data from D9025-D9028 to the clock<br>devices after the END instruction is executed in the<br>scan in which M9025 is switched on. | Table 2.1 Special Relay List (Continued) | Number | Name | Description | Details | |----------|---------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M9026 | Clock data error | OFF: Normal<br>ON: Error | Switched on when a clock data (D9025 to D9028) error occurs. | | *2 M9028 | Clock data read request | OFF: No processing ON: Read request | Reads clock data in BCD to D9025-D9028 when M9028 is switched on. | | M9030 | 0.1 second clock | 0.05 0.05 seconds | 0.1 second, 0.2 second, 1 second, 2 second, and 1 minute clocks are generated. | | M9031 | 0.2 second clock | 0.1 0.1 seconds | Not turned on and off in synchrony with the scan cycle<br>but even during a scan if the corresponding time has<br>elapsed. | | M9032 | 1 second clock | 0.5 0.5 seconds | Starts when power is turned on or reset is performed. | | M9033 | 2 second clock | 1 seconds seconds | | | M9034 | 1 minute clock | 30 seconds seconds | | | M9036 | Normally ON | ON | Used as dummy contacts for initialization and application instructions in sequence program. | | M9037 | Normally OFF | OFF | M9036 and M9037 are switched on/off independently of<br>the CPU RUN/STOP switch position. M9038 and M9030 are switched on/off independently of | | M9038 | On only for 1 scan after run | OFF 1 scan | M9039 are switched on/off in accordance with the RUN/STOP switch position, i.e. switched off when the switch is set to STOP. When the switch is set to a | | M9039 | RUN flag (off only<br>for 1 scan after run) | OFF Scan | position other than STOP, M9038 is only switched on during 1 scan and M9039 is only switched off during 1 scan. | | M9040 | PAUSE enable coil | OFF: PAUSE disabled ON: PAUSE enabled | When RUN key switch is at PAUSE position or<br>remote pause contact has turned on and if M9040 is | | M9041 | PAUSE status contact | OFF: During pause<br>ON: Not during pause | on, PAUSE mode is set and M9041 is turned on. | | M9042 | Stop status contact | OFF: During stop<br>ON: Not during stop | Switched on when the RUN/STOP switch is set to STOP. | | M9043 | Sampling trace completion | OFF: During sampling trace ON: Sampling trace completion | Turned on upon completion of sampling trace<br>performed the number of times preset by parameter<br>after STRA instruction is executed. Reset when<br>STRAR instruction is executed. | | M9046 | Sampling trace | OFF: Except during trace ON: During trace | On during sampling trace. | | M9047 | Sampling trace preparation | OFF: Sampling trace stop ON: Sampling trace start | Sampling trace is not executed until M9047 is<br>turned on. By turning off M9047, sampling trace is<br>stopped. | | | Number of characters output | OFF: Characters up to NULL code output | When M9049 is off, characters up to NULL (00H) code are output. | | M9049 | switching | ON: 16 characters output | When M9049 is on, ASCII codes for 16 characters are output. | | *0 NO050 | SEG instruction switching | OFF: 7SEG display | Serves as an I/O partial refresh instruction when .M9052 is on. | | *2 M9052 | | ON: I/O partial refresh | Serves as a 7SEG display instruction when M9052 is off. | | *2 M9053 | EI/DI instruction<br>switching | OFF: Sequence interrupt control ON: Link interrupt control | Switch on to execute the link refresh enable, disable (EI, DI) instructions. | | M9054 | STEP RUN flag | OFF: Not during step<br>run<br>ON: During step run | Switched on when the RUN/STOP switch is in the STEP RUN position. | | M9055 | Status latch completion flag | OFF: Uncompleted<br>ON: Completed | Turned on when status latch is completed. Turned off by reset instruction. | Table 2.1 Special Relay List (Continued) | Number | Name | Description | Details | |----------|------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | *2 M9084 | Error check<br>setting | OFF: Error checke | Used to set whether or not the following error checks are made on execution of the END instruction. (To shorten the END instruction processing time.) | | | | ON: Error unched | • Fuse blown, I/O unit verify error, battery error | #### POINTS - (1) All special relays are switched off by the power-off, latch clear and reset operations. The special relays remain unchanged when the RUN/STOP switch is set to STOP. - (2) The above relays with numbers marked \*1 remain "on" if normal status is restored. To turn them "off", use the following method: - 1) Method using a user program Insert the circuit shown at right into the program and turn on the reset execution command contact to clear the special relay M. 2) Method using a peripheral device. Cause forced reset by the test function of peripheral equipment. For the operating procedure, refer to the manual for each peripheral device. - 3) By moving the RESET key switch at the CPU front to the RESET position, the special relay is turned "off". - (3) Special relays marked \*2 are switched on/off in the sequence program. #### 2.2 Special Registers D The special registers are data registers used for specific purposes. Therefore, do not write data to the special registers in the program (except the ones with numbers marked \*2 in the table). Table 2.2 Special Registers List | Table 2.2 Special Registers List | | | | | |----------------------------------|------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Number | Name | Stored Data | Explanation | | | D9000 | Fuse blown | Number of module with blown fuse | When modules with blown fuses are detected, the lowest module number among the detected modules is stored in hexadecimal. (Example: When the fuses of Y50 to 6F output modules have blown, "50" is stored in hexadecimal) The module number monitored by the peripheral is hexadecimal. (Cleared when all contents of D9100 are reset to 0.) | | | D9002 | I/O unit verify<br>error | I/O module verify error<br>module number | If I/O modules whose data is different from data entered are detected when the power is turned on, the first I/O number of the lowest module number among the detected modules is stored in hexadecimal. (Storing method is the same as that of D9000.) The module number monitored by the peripheral is hexadecimal. (Cleared when all contents of D9116 of D9123 are reset to 0.) | | | *1 D9005 | AC DOWN counter | AC DOWN time count | 1 is added each time the input voltage becomes 80% or<br>less of the rating while the CPU unit is performing an<br>operation, and the value is stored in BIN code. | | | *1 D9008 | Self-<br>diagnostic<br>error | Self-diagnostic error number | When error is found as a result of self-diagnosis, the error number is stored in BIN code. | | | | Annunciator detection | F number at which external failure has occurred | When one of F0 to F255 is turned on by [OUT F] or [SET F], the F number, detected earliest among the F numbers which have turned on is stored in BIN code. | | | D9009 | | | D9009 can be cleared by the [RST F] or [LEDR] instruction. If another F number has been detected, the clearing of D9009 causes the next number to be stored in D9009. | | | D9010 | Error step | Step number at which operation error has occurred | When an operation error has occurred during execution of an application instruction, the step number at which the error has occurred is stored in BIN code. Thereafter, each time an operation error occurs, the contents of D9010 are renewed. | | | D9011 | Error step | Step number at which operation error has occurred | When an operation error has occurred during execution of an application instruction, the step number at which the error has occurred is stored in BIN code. Since storage into D9011 is executed when M9011 changes from off to on, the contents of D9010 cannot be renewed unless M9011 is cleared by the user program. | | | D9014 | I/O control<br>mode | I/O control mode number | The set mode is represented as follows: 0 = I/O in direct mode 3 = I/O in refresh mode | | Table 2.2 Special Registers List (Continued) | Number | Name | Stored Data | Explanation | |-----------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 140111001 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | word bath | The operating states of CPU as shown below are stored in D9015. | | D9015 | CPU<br>operating<br>states | Operating states of CPU | B15 B12 B11 B8 B7 B4 B3 B0 CPU RUN/STOP Remains unchanged in remote run/stop mode. 0 RUN 1 STOP Remote RUN/STOP by parameter setting 0 RUN 1 STOP 2 PAUSE*1 Status in program 0 Other than below 1 [STOP] instruction execution Remote RUN/STOP by computer 0 RUN 1 STOP 2 PAUSE*1 | | D9016 | ROM/RAM<br>setting | 0: ROM<br>1: RAM<br>2: E <sup>2</sup> PROM | Indicates the setting of memory select chip. One value among 0 to 2 is stored in BIN code. | | D9017 | Scan time | Minimum scan time<br>(per 10msec) | If the scan time is shorter than the contents of D9017, the value is newly stored at each END. Namely, the minimum value for scan time is stored in D9017 in BIN code. | | D9018 | Scan time | Scan time (per 10msec) | The scan time is stored in BIN code at each END and always rewritten. | | D9019 | Scan time | Maximum scan time<br>(per 10msec) | If the scan time is longer than the contents of D9019, the value is newly stored at each END. This means that the maximum value of the scan-time is stored in D9019 in BIN code. | Table 2.2 Special Registers List (Continued) | | | | Registers List (Continued) | |----------|---------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Number | Name | Stored Data | Explanation | | *2 D9020 | Constant scan | Constant scan time<br>(User specified in<br>10msec increments) | Sets user program execution intervals in 10msec increments. Constant scan function not used | | | | | 1 to 200: Constant scan function used, program executed at intervals of (set value) × 10msec. | | | Clock data | Clock data (Year,<br>month) | Stores the year (least significant digits) and month in BCD. | | *2 D9025 | | | Year month Example: 1987, July H8707 | | - | Clock data | Clock data (Day, hour) | Stores the day and hour in BCD. | | *2 D9026 | | | Day hour Example: 31st, 10 0'clock, H3110 | | | Clock data | Clock data (Minute, second) | Stores the minute and second in BCD. | | *2 D9027 | | | B15 B12 B11 B8 B7 B4 B3 B0 Minute second Example: 35 minutes, 48 seconds, H3548 | | | Clock data | Clock data (, day of the week) | Stores the day of the week in BCD. | | *2 D9028 | | | B15 B12 B11 B8 B7 B4 B3 B0 O must be set. Day of the week Sunday Monday Tuesday Wednesday Thursday | | | | | 5 Friday<br>6 Saturday | Table 2.2 Special Registers List (Continued) | | | rabic 2:2 Opecial | Registers List (Continued) | |-------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | Name | Stored Data | Explanation | | | LED display<br>priority | Priority 1 to 4 | <ul> <li>Set the error item numbers in the ERROR LED display<br/>(flashing) priority setting registers (1 to 4 at D9038 and 5<br/>to 7 at D9039).</li> </ul> | | 1 | | | B15 B12 B11 B8 B7 B4 B3 B0 | | | | | 5 | | *2 D9038 | | | B15 B12 B11 B8 B7 B4 B3 B0 | | | | | 4 3 2 1 | | : | | | Priority | | | | Priority 5 to 7 | Even when "0" is set, the ERROR item LED display is given No. | | | | | for those errors which stop CPU 1. I/O verify and fuse | | | | | (parameter setting break errors | | *2 D9039 | | | errors are also included). Default: D9038 = 2. Special-function module, link parameter, SFC parameter, and SFC | | | | | H4321 D9039 = H0006 Operation errors OHK instruction error | | | | | 4. Annunciator (F) | | | | | 6. Battery error | | | Fuse blown<br>module | Bit pattern in units of<br>16 points, indicating<br>the modules whose<br>fuses have blown. | The numbers of output modules whose fuses have blown or whose external power supply is OFF are input as a bit pattern (in units of 16 points). (if the module numbers are set by parameter, the output is in the form of the parameter-set numbers.) | | *1 D9100 | | | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | D9101 | | | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | | | | | Indicates "fuse blown" | | | | | (The pattern is not cleared even if the module recovers.<br>Therefore, it must be cleared using a program.) | | | Input/Output<br>module<br>verification<br>error | Bit pattern in units of<br>16 points, indicating<br>the modules with<br>verification errors. | The module numbers of the I/O modules whose information differs from the I/O module information registered when the power was turned ON are set (in units of 16 points). (If the I/O module numbers are set by parameter, the output is in the form of the parameter-set numbers.) | | | | | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | *1 D9116<br>D9117 | i<br>İ | | D9116 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | D9117 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | Indicates "I/O module verificaation error" | | | | | (The pattern is not cleared even if the module recovers.<br>Therefore, it must be cleared using a program.) | Table 2.2 Special Registers List (Continued) | Number | Name | Stored Data | Explanation | |-------------------------|-------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D9124 | Anunciator<br>detection<br>quantity | Annunciator detection quantity | When one of F0 to 255 is turned on by [OUT F] or [SET F], 1 is added to the contents of D9124. When the [RST F] or [LED R] instruction is executed, 1 is subtracted from the contents of D9124. | | | | | The quantity which has been turned on by [OUT F] or [SET F] is stored into D9124 in BIN code. The maximum value of D9124 is 8. | | | Annunciator<br>detection<br>number | Annunciator detection number | When one of F0 to 255 is turned on by [OUT F] or [SET F], the F number which has turned on is entered into D9125 to D9132 in due order in BIN code. | | | | | The F number which has been turned off by [RST F] is erased from D9125 to D9132, and the contents of data registers succeeding the data register, where the erased F number was stored, are shifted to the preceding data registers. | | | | | When the [LED R] instruction is executed, the contents of D9125 to D9132 are shifted upward by one. | | D9125<br>D9126<br>D9127 | | | When there are 8 annunciator detections, a 9th one is not stored in D9125 to 9132 even if detected. | | D9128<br>D9129<br>D9130 | | | SET | | D9131<br>D9132 | | | D9009 0 50 50 50 50 50 50 50 50 50 50 99 | | D9132 | | | D9124 0 1 2 3 2 3 4 5 6 7 8 8 8 | | | | | D9125 0 50 50 50 50 50 50 50 50 50 50 99 | | İ | | | D9126 0 0 25 25 99 99 99 99 99 99 99 15 | | | | | D9127 0 0 0 99 0 15 15 15 15 15 15 70 | | | | | D9128 0 0 0 0 0 0 70 70 70 70 70 65 | | | | | D9129 0 0 0 0 0 0 0 65 65 65 65 65 38 | | | | | D9130 0 0 0 0 0 0 0 0 38 38 38 38 110 | | | | | D9131 0 0 0 0 0 0 0 0 0 0 110110110151<br> D9132 0 0 0 0 0 0 0 0 0 151151210 | | | | | D3132 0 0 0 0 0 0 0 0 0 0 0 10 10 10 10 10 10 | | | | | | #### POINTS - (1) All special register data is cleared by the power-off, latch clear and reset operations. The data is retained when the RUN/STOP switch is set to STOP. - (2) For the above special registers with numbers marked \*1, the contents of the register are not cleared if the normal status is restored. To clear the contents, use the following method: - 1) Method using a user program. Insert the circuit shown at right into the program and turn on the clear execution command contact to clear the contents of the register. 2) Method using peripheral equipment. Set the register to "0" by changing the present value using the test function of a peripheral device or set it to "0" using forced reset. For the operation procedure, refer to the manual for each peripheral device. - 3) By moving the RESET key switch at the CPU front to the RESET position, the special register is set to "0". - (3) Data is written to the special registers marked \*2 by the sequence program. #### **APPENDIX 3 OUTSIDE DIMENSIONS** #### 3.1 CPU Module #### 3.1.1 A1SCPU/A2SCPU module Unit: mm (inch) #### 3.1.2 A1SCPUC24-R2 module #### 3.2 A1S61P/A1S62P/A1S63P Power Supply Module APP - 15 #### 3.3 Main Base Units #### 3.3.3 A1S35B main base unit Unit: mm (inch) #### 3.3.4 A1S38B main base unit Unit: mm (inch) #### 3.4 Extension Base Units #### 3.4.1 A1S65B extension base unit Unit: mm (inch) #### 3.4.2 A1S68B extension base unit #### 3.4.3 A1S52B extension base unit Unit: mm (inch) #### 3.4.4 A1S55B extension base unit Unit: mm (inch) #### 3.4.7 A1S68B-S1 extension base unit Unit: mm (inch) #### 3.4.8 A1S52B-S1 extension base unit #### 3.4.9 A1S55B-S1 extension base unit Unit: mm (inch) #### 3.4.10 A1S58B-S1 extension base unit #### 3.5 Memory Cassette ### 3.5.1 A1SMCA-[] memory cassette #### 3.5.2 A2SMCA-[] memory cassette #### 3.6 Memory Write Adapter #### 3.6.1 A6WA-28P memory write adapter #### 3.6.2 A2SWA-28P memory write adapter #### **APPENDIX 4 INSTRUCTION PROCESSING TIME** An AnSCPU requires the instruction processing time as much as an An CPU does except the following instructions. See the ACPU Programming Manual (Common Instructions) for the processing time for each instruction. | Instruction | Condition | Processing Time (μsec) | | |-------------|-----------------------------|------------------------|----------------| | instruction | Condition | Direct Method | Refresh Method | | OUT F | When not executed | 61 | 62 | | | When executed | 267 | 270 | | SET F | When not executed | 3.2 | 2.7 | | | When executed | 237 | 232 | | RST F | When not executed | 3.0 | 3.6 | | | When executed | 283 | 296 | | LEDR | When not executed | 54 | 55 | | | When executed | 283 | 283 | | СНК | With 1 contact condition | 240 | <del>- ;</del> | | | With 50 contact conditions | 3905 | | | ٠ | With 100 contact conditions | 7820 | | | | With 150 contact conditions | 11470 | _ | #### IMPORTANT - (1) Design the configuration of a system to provide an external protective or safety inter locking circuit for the PCs. - (2) The components on the printed circuit boards will be damaged by static electricity, so avoid handling them directly. If it is necessary to handle them take the following precautions. - (a) Ground your body and the work bench. - (b) Do not touch the conductive areas of the printed circuit board and its electrical parts with non-grounded tools, etc. Under no circumstances will Mitsubishi Electric be liable or responsible for any consequential damage that may arise as a result of the installation or use of this equipment. All examples and diagrams shown in this manual are intended only as an aid to understanding the text, not to guarantee operation. Mitsubishi Electric will accept no responsibility for actual use of the product based on these illustrative examples. Owing to the very great variety in possible applications of this equipment, you must satisfy yourself as to its suitability for your specific application. #### **APPENDIX 5 TRANSPORTATION PRECAUTIONS** When transporting lithium batteries, make sure to treat them based on the transport regulations. #### 5.1 Controlled Models The batteries for AnSCPU (including memory cards) is classified as follows: | Product Name | Model | Product supply status | Classification for transportation | | |------------------|-------|-----------------------|-----------------------------------|--| | A series battery | A6BAT | Lithium battery | Non-dangerous goods | | #### 5.2 Transport Guidelines Comply with IATA Dangerous Goods Regulations, IMDG code and the local transport regulations when transporting products after unpacking or repacking, while Mitsubishi ships products with packages to comply with the transport regulations. Also, contact the transporters. #### **WARRANTY** Please confirm the following product warranty details before starting use. #### 1. Gratis Warranty Term and Gratis Warranty Range If any faults or defects (hereinafter "failure") found to be the responsibility of Mitsubishi occurs during use of the product within the gratis warranty term, the product shall be repaired at no cost via the dealer or Mitsubishi Service Company. Note that if repairs are required at a site overseas, on a detached island or remote place, expenses to dispatch an engineer shall be charged for. #### [Gratis Warranty Term] The gratis warranty term of the product shall be for one year after the date of purchase or delivery to a designated place. Note that after manufacture and shipment from Mitsubishi, the maximum distribution period shall be six (6) months, and the longest gratis warranty term after manufacturing shall be eighteen (18) months. The gratis warranty term of repair parts shall not exceed the gratis warranty term before repairs. #### [Gratis Warranty Range] - (1) The range shall be limited to normal use within the usage state, usage methods and usage environment, etc., which follow the conditions and precautions, etc., given in the instruction manual, user's manual and caution labels on the product. - (2) Even within the gratis warranty term, repairs shall be charged for in the following cases. - 1. Failure occurring from inappropriate storage or handling, carelessness or negligence by the user. Failure caused by the user's hardware or software design. - 2. Failure caused by unapproved modifications, etc., to the product by the user. - 3. When the Mitsubishi product is assembled into a user's device, failure that could have been avoided if functions or structures, judged as necessary in the legal safety measures the user's device is subject to or as necessary by industry standards, had been provided. - 4. Failure that could have been avoided if consumable parts (battery, backlight, fuse, etc.) designated in the instruction manual had been correctly serviced or replaced. - 5. Failure caused by external irresistible forces such as fires or abnormal voltages, and failure caused by force majeure such as earthquakes, lightning, wind and water damage. - 6. Failure caused by reasons unpredictable by scientific technology standards at time of shipment from Mitsubishi. - 7. Any other failure found to not be the responsibility of Mitsubishi or the user. #### 2. Onerous repair term after discontinuation of production - (1) Mitsubishi shall accept onerous product repairs for seven (7) years after production of the product is discontinued. Discontinuation of production shall be notified with Mitsubishi Technical Bulletins, etc. - (2) Product supply (including repair parts) is not possible after production is discontinued. #### 3. Overseas service Overseas, repairs shall be accepted by Mitsubishi's local overseas FA Center. Note that the repair conditions at each FA Center may differ. #### 4. Exclusion of chance loss and secondary loss from warranty liability Regardless of the gratis warranty term, Mitsubishi shall not be liable for compensation to damages caused by any cause found not to be the responsibility of Mitsubishi, chance losses, lost profits incurred to the user by failures in Mitsubishi products, damages and secondary damages caused from special reasons regardless of Mitsubishi's expectations, compensation for accidents, and compensation for damages to products other than Mitsubishi products and other duties. #### 5. Changes in product specifications The specifications given in the catalogs, manuals or technical documents are subject to change without prior notice. #### 6. Product application - (1) In using the Mitsubishi MELSEC programmable logic controller, the usage conditions shall be that the application will not lead to a major accident even if any problem or fault should occur in the programmable logic controller device, and that backup and fail-safe functions are systematically provided outside of the device for any problem or fault. - (2) The Mitsubishi general-purpose programmable logic controller has been designed and manufactured for applications in general industries, etc. Thus, applications in which the public could be affected such as in nuclear power plants and other power plants operated by respective power companies, and applications in which a special quality assurance system is required, such as for each Japan Railways company or the Department of Defense shall be excluded from the programmable logic controller applications. Note that even with these applications, if the user approves that the application is to be limited and a special quality is not required, application shall be possible. When considering use in aircraft, medical applications, railways, incineration and fuel devices, manned transport devices, equipment for recreation and amusement, and safety devices, in which human life or assets could be greatly affected and for which a particularly high reliability is required fin terms of safety and control system, please consult with Mitsubishi and discuss the required specifications. # Type A1S/A1SC24-R2/A2SCPU(S1) # User's Manual | MODEL | A1SCPU-U-E | | |-------------------------|------------|--| | MODEL<br>CODE | 13J672 | | | IB(NA)-66320-H(0312)MEE | | | HEAD OFFICE : 1-8-12, OFFICE TOWER Z 14F HARUMI CHUO-KU 104-6212, JAPAN NAGOYA WORKS : 1-14 , YADA-MINAMI 5-CHOME , HIGASHI-KU, NAGOYA , JAPAN When exported from Japan, this manual does not require application to the Ministry of Economy, Trade and Industry for service transaction permission. # **MITSUBISHI** # type A2ASCPU(S1) User's Manual ### **REVISIONS** \*The manual number is given on the bottom left of the back cover. | Drint Data | *Manual Number | nual number is given on the bottom left of the back cover. Revision | | | |------------|---------------------------------|----------------------------------------------------------------------|--|--| | Print Date | | First edition | | | | Dec., 1993 | IB (NA) 66455-A IB (NA) 66455-B | | | | | Jan., 1995 | 16 (NA) 66455-6 | Correction CONTENTS Described to 4.0.5.0.6.0.10.10.14 | | | | | | CONTENTS, Page 2-3, 2-4, 2-5, 2-6, 2-12, 10-14, APP-14, APP-15 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | ~ | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 14.25g | | | | | #### INTRODUCTION Thank you for choosing the Mitsubishi MELSEC-A Series of General Purpose Programmable Controllers. Please read this manual carefully so that the equipment is used to its optimum. A copy of this manual should be forwarded to the end User. # **CONTENTS** | 1. | . GE | ENERAL DESCRIPTION1 | - 1~1 - 6 | |----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | 1.1 | 1 Features | 1 - 5 | | | | .2 Comparison of Performance Specifications Between the A2ASCPU and the A1SCPU | | | | 1.3 | Restrictions When Using Conventional System FD or Peripheral Devices | ا — د<br>1 — 5 | | | | 1.3.1 Usable device ranges | | | | | 1.3.2 Programming with devices outside the applicable device range | 1 – 6 | | 2 | SV | STEM CONFIGURATION2. | | | - | | | | | | | Overall Configuration | | | | | System Equipment | | | | 2.3 | General Description of System Configuration | 2 – 10 | | | 2.4 | Cautions on System Configurations | 2 – 12 | | | | 2.4.1 Modules and peripheral devices | | | | | 2.4.2 Software packages | 2 – 14 | | 3. | GEI | NERAL SPECIFICATIONS | 3 – 1 | | | | U MODULE4 - | | | •• | | | | | | 4.1 | CPU Module Performance Specifications | 4 – 1 | | | 4.2 | Properties 1 int | 4 – 3 | | | 4.3 | Function List | 4 – 5 | | | 1 1 | 4.3.1 Self-diagnosis | 4 – 7 | | | 4.4 | Parameter Setting Range | | | | | The state of s | | | | | 4.4.2 User memory assignment | | | | | The same distriction bottomy ranges | 4 – 18 | | | 45 | 4.4.4 MELSECNET/MINI-S3 automatic refresh | 4 – 20 | | | 4.5 | Operation Processing Methods | 4 – 23 | | | | 4.5.1 Stored program repeat operations system | 4 – 23 | | | | | | | | | 4.5.3 END processing | 4 – 25 | | | 4.6 | RUN, STOP, PAUSE, STEP-RUN Operation Processing | 4 - 26 | | | 4.7 | Special Function Module I/O Allocation | 4 - 27 | | | 4.8 | Handling Instructions | 4 – 28 | | | 4.9 | Part Identification and Setting of A2ASCPU | 4 – 29 | | | | 4.9.1 Part identification | 4 - 30 | | | | 4.9.2 Memory protect switch setting | 4 30 | | | | 4.9.3 Latch clear | 4 – 32<br>4 – 32 | | | | こうこうこうこうこう アイス | — — | | 5. | POV | OWER SUPPLY MODULE5 - 1~5 - 6 | | | | |----|-----|-----------------------------------------------------------------------------------------------------|-----|--|--| | | 5.1 | Specifications | - 1 | | | | | | 5.1.2 Selection of power supply module | | | | | | 5.2 | Handling | | | | | | - 0 | 5.2.1 Handling instructions | | | | | | | Names and Purposes of Parts and Settings | | | | | 6. | BAS | SE UNIT AND EXTENSION CABLE | 12 | | | | | 6.1 | Specifications | - 1 | | | | | | 6.1.1 Specifications of base units6 | | | | | | | 6.1.2 Specifications of extension cables | - 2 | | | | | | 6.1.3 Application standards of extension base unit (A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B, A58B) | - 2 | | | | | 6.2 | Handling | - 8 | | | | | | 6.2.1 Handling instructions6 | | | | | | | 6.2.2 Nomenclature and settings6 | | | | | | | 6.2.3 Installing a DIN rail | | | | | | 6.3 | Extension Base Number Setting (A1S[ ][ ]B-S1 Extension Base Units Only) 6 - | 12 | | | | 7. | MEN | MORY ICs AND BATTERY7 – 1~7 - | - 5 | | | | | 7.1 | Memory ICs7 | - 1 | | | | | | 7.1.1 Specifications | - 1 | | | | | | 7.1.2 Handling instructions | | | | | | | 7.1.3 Installing and removing a memory cassette | | | | | | | 7.1.4 Writing a sequence program to an A2SMCA-14KP | | | | | | | 7.1.5 A2SMCA-14KE memory protect setting | | | | | | 7.2 | Battery | | | | | | | 7.2.1 Specifications | | | | | | | 7.2.2 Handling instructions | | | | | | | 7.2.3 Installation | - 5 | | | | 8. | LOA | ADING AND INSTALLATION8 – 1~8 – | 16 | | | | | 8.1 | Consideration for Safety8 - | - 1 | | | | | 8.2 | Installation Environment8 - | - 5 | | | | | | Calculation of Heat Generated by the Programmable Controller System8 - | | | | | | | Cautions for Installing a Base Unit8 - | | | | | | | Installation and Removal of Module8 – | | | | | | | Installing and Removing the Dustproof Cover8 – | | | | | | 8.7 | Wiring8 – | | | | | | | O.7.4 Wising instructions | 40 | | | | 9. 1 | IAN | NTEN | NANCE AND INSPECTION | 9 – 1~9 – | |----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | ç | | Period<br>Repla<br>9.3.1 | y Inspection odic Inspection acement of Battery Service life of battery Battery replacement procedure | | | 10. | TR | OUBL | LESHOOTING | 10 - 1~10 - 20 | | 1 | 0.2 | Troul<br>10.2.1<br>10.2.2<br>10.2.3<br>10.2.4<br>10.2.5<br>10.2.6<br>10.2.7<br>10.2.8<br>Error<br>10.3.1<br>10.3.2 | Flowchart used when the RUN LED goes OFF | | | | | | <ul><li>1 Input circuit troubleshooting</li><li>2 Output circuit failures and corrective actions</li></ul> | | | 11. | DΕ\ | /ICES | S AND INSTRUCTIONS | .11 – 1~11 – 21 | | 1 | 1.2 | Speci | cial Relay List | 11 – 7 | | APP | ENI | DICES | SAP | P - 1~APP - 20 | | APP | ENI | DIX 1 | PERIPHERAL DEVICES | APP – 1 | | APP | ENI | OIX 2 | PRECAUTIONS FOR USING EXISTING SEQUENCE PROGRAM WITH THE A2ASCPU | S<br>APP – 2 | | 2.<br>2.<br>2. | 2 9<br>3 F<br>4 L<br>5 M | Specia<br>Sarame<br>O Cor<br>Microco | ctions of Different Specifications al Relays and Special Registers of Different Specifications neter Setting ontrol System computer Programs Register Processing | APP – 3<br>APP – 3<br>APP – 4 | | ΑF | PPE | IDIX 3 | OUTSIDE DIMENSIONS | .APP - 6 | |----|------|---------|-------------------------------------------------------------------|----------| | | | | CPU(S1) Module | | | | | | P/A1S62P/A1S63P Power Supply Module | | | | 3.3 | Main E | Base Units | .APP - 7 | | | | | A1S32B main base unit | | | | | | A1S33B main base unit | | | | | | A1S35B main base unit | | | | | 3.3.4 | A1S38B main base unit | .APP - 8 | | | 3.4 | Extens | sion Base Units | .APP - 9 | | | | 3.4.1 | A1S65B extension base unit | .APP - 9 | | | | 3.4.2 | A1S68B extension base unit | .APP - 9 | | | | 3.4.3 | A1S52B extension base unit | APP - 10 | | | | 3.4.4 | A1S55B extension base unit | APP - 10 | | | | 3.4.5 | A1S58B extension base unit | APP - 11 | | | | 3.4.6 | A1S65B-S1 extension base unit | APP - 11 | | | | 3.4.7 | A1S68B-S1 extension base unit | APP - 12 | | | | 3.4.8 | A1S52B-S1 extension base unit | APP - 12 | | | | 3.4.9 | A1S55B-S1 extension base unit | APP - 13 | | | | 3.4.10 | A1S58B-S1 extension base unit | APP - 13 | | | 3.5 | Input/0 | Dutput Modules | APP - 14 | | | | 3.5.1 | Terminal base connecting type | APP - 14 | | | | 3.5.2 | 40-pin connector type | APP - 14 | | | | 3.5.3 | 37-pin D sub-connector type 32-input/output module | APP - 15 | | | | 3.5.4 | Dynamic I/O module | APP - 16 | | | 3.6 | Dumm | y Module, Blank Cover | APP – 17 | | | | 3.6.1 | A1SG60 blank cover | APP – 17 | | | | 3.6.2 | A1SG62 dummy module | APP - 17 | | | 3.7 | Memor | ry Cassette (A2SMCA-[ ]) | APP - 18 | | | 3.8 | A2SW | A-28P Memory Write Adaptor | APP – 18 | | | 3.9 | 40-pin | Connectors | APP - 19 | | | | 3.9.1 | A6CON1 soldering-type 40-pin connector, A6CON2 crimp-contact-type | | | | | | 40-pin connector | | | | | | A6CON3 pressure-displacement-type 40-pin connector | | | | 3.10 | | D sub-connectors | APP – 20 | | | | 3.10.1 | A6CON1E soldering type 37-pin D sub-connector | ADD _ 20 | | | | | A6CON3E pressure-displacement-type 37-pin D sub-connector | | | | | | | | #### 1. GENERAL DESCRIPTION This manual describes the performance, functions and handling instructions for the A2ASCPU and A2ASCPU-S1 general purpose programmable controllers (hereafter referred to as A2ASCPU), as well as the specifications and handling instructions for the memory cassettes, power supply modules and base units used in connection to the A2ASCPU. The A2ASCPU, when compared with existing A1SCPU has improved performance and functions such as increased program capacity and I/O points and increased I/O device points. Please make the best use of the performance and functions to efficiently use the A2ASCPU. Refer to Section 2.2 for the equipment list of the units and modules that are compatible with the A2ASCPU. Refer to Section 1.4 for the special function modules whose device ranges are limited. Refer to each of the following manuals as necessary when using the A2ASCPU. | ACPU Programming Manual (Fundamentals) | |----------------------------------------------------------------| | ACPU Programming Manual (Common Instructions)IB-66250 | | AnACPU Programming Manual (Dedicated Instructions) IB-66251 | | AnACPU Programming Manual (AD57 Instructions)IB-66257 | | AnACPU Programming Manual (PID Instructions)IB-66258 | | MELSECNET, /B Data link System Reference Manual IB-66350 | #### 1.1 Features The A2ASCPU has the following features when compared with the A1SCPU: - (1) The program capacity and the number of inputs and outputs have been increased. - Program capacity . . . . . Max. 14K steps - Number of inputs ......1024 points (when an A2ASCPU-S1 is used) and outputs - (2) The I/O device points, link device points and data register points have been increased. - I/O device (X/Y) .......8192 points (X/Y0 to 1FFF) - Link relay (B) ...........8192 points (B0 to B1FFF) - Link register (W) ......8192 points (W0 to W1FFF) - Data register (D) ......8192 points (D0 to 8191) - (3) The A2ASCPU incorporates 64-Kbyte and 256-Kbyte RAM memory. RAM memory of 64 Kbytes (A2ASCPU) and 256 Kbytes (A2ASCPU-S1) is built in and backed up by battery. An optional memory cassette (EPROM, EEPROM) can be installed to the A2ASCPU. - (4) Data communication requests can be batch-processed. - By turning ON the M9029 by the sequence program, all data communication requests (from the AD51H-S3, AD57G-S3, AD51FD, AJ71UC24, A1SJ71C24-R2 (PRF/R4) and peripheral devices) received in a scan can be processed by one END processing. - Batch processing of data communication requests eliminates delays in data communication with each module. (When the M9029 is OFF, the A2ASCPU processes only one request to one scan.) - (5) The operation processing speed (sequence instruction) has greatly been increased. While the processing speed of the A1SCPU operating in the refresh mode is 1.0 μsec/step, that of the A2ASCPU is as high as twice. - (6) The A2ASCPU can execute AnACPU dedicated instructions. It can execute AnACPU dedicated instructions, AD57 instructions and PID control instructions. # 1.2 Comparison of Performance Specifications Between the A2ASCPU and the A1SCPU The following table makes a comparison of performance specifications between the A2ASCPU and the A1SCPU. Other items not included herein are the same as those of the A1SCPU. | lte | em | CPU Type | A2ASCPU(S1) | A1SCPU | |-------------------------|---------------------------------------------|------------------------------------|--------------------------------|------------------------------------| | 1/0 | I/O control method | | Refresh mode | Refresh mode/Direct mode selective | | | ocessing spe<br>struction)(μs | eed (sequence<br>ec/step) | 0.2 | Direct: 1.0 to 2.3<br>Refresh: 1.0 | | | | Sequence instructions | 22 | 26 | | | imber of<br>structions | Basic and application instructions | 239 | 235 | | L | | Dedicated instructions | 200 | 0 | | Co | nstant scan | (msec) | 10 to 190 | _ | | Ma | in program | capacity | Max. 14K steps | Max. 8K steps | | | Memory<br>capacity<br>(built-in RAM) | | 64 Kbytes (256 Kbytes)*1 | 32 Kbytes | | ca <sub>l</sub><br>me | emory<br>pacity and<br>emory<br>ssette type | EPROM type<br>memory<br>cassette | A2SMCA-14KP | A1SMCA-8KP | | | | EEPROM<br>type memory<br>cassette | A2SMCA-14KE | A1SMCA-2KE<br>A1SMCA-8KE | | Νu | mber of I/O | points | 512(1024)*1 | 256 | | l | Internal rel | ay (M) (points) | 7144 | 1000 | | S. | Link relay ( | B) (points) | 4096 | 1024 | | ĕ | Link registe | er (W) (points) | 4096 | 1024 | | 83 | Data regist | er (D) (points) | 6144 | 1024 | | de < | File registe | r (R) (points) | 8192 | 4096 | | Number of device points | Annunciato | r (F) (points) | 2048 | 256 | | nbe | Timer (T) (p | points) | 2048 | 256 | | N | Counter (C | ) (points) | 1024 | 256 | | | Index register (V,Z) (points) | | 14 | 2 | | Co | Comment (points) | | Max. 4032 | Max. 1600 | | Ext | Extension comment (points) | | Max. 3968 | _ | | Wa | tchdog time: | setting | 200 (msec) fixed | 10 to 200 (ms) | | Dat | a link | | MELSECNET(II)*2<br>MELSECNET/B | MELSECNET(II)*2<br>MELSECNET/B | <sup>\*1</sup> When an A2ASCPU-S1 is used. <sup>\*2</sup> The MELSECNET (II) link module can be used by loading it to the A5[]B or A6[]B extension base unit. # POINTS - (1) Starting up the A2ASCPU with an existing system FD or peripheral device (programming unit) narrows the range of devices available. See Section 1.3. - (2) To use the sequence programs prepared for the A1SCPU with the A2ASCPU, see APPENDIX 2. ### 1.3 Restrictions When Using Conventional System FD or Peripheral Devices When starting up the A2ASCPU by a conventional system FD (FDs indicate PC types "AnA" and "A3H") or peripheral devices (A7PU, A7PUS, A8PUE), the applicable device range is restricted. Applicable device ranges and programming for devices outside the device ranges for a specific system FD and peripheral device are as given in the table below. #### 1.3.1 Usable device ranges | System FD, pe-<br>ripheral device | AnA compatible (PC | type: AnA) | A3H compatible (PC type: A3H) | | | |-------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------|-------------------------------|-------------------------|--| | Item | SW4GP-GPPAEE,<br>SW0IX-GPPAE,<br>MELSEC-MEDOC | A8PUE | SW3GP-GPPAEE | A7PU/A7PUS | | | Instruction (Sequence,<br>basic, application,<br>dedicated) | All instructions can be used | instructions can be used. | | | | | Sequence program capacity | Main sequence program: M | lax. 14K steps | | | | | I/O device points (X/Y) | Max. 2048 points (X/Y0 to | 7FF) | | | | | M, L and S relays | 8192 points | | 2048 points | | | | Link relay (B) | 4096 points (B0 to BFFF) | | 1024 points (B0 to B3FF) | 024 points (B0 to B3FF) | | | Timer (T) | 2048 points (Default: 256 p | oints) | 256 points | | | | Counter (C) | 1024 points (Default: 256 p | oints) | 256 points | | | | Data register (D) | 6144 points (D0 to D6143) | | 1024 points (D0 to D1023) | | | | Link register (W) | 4096 points (W0 to WFFF) | | 1024 points (W0 to W3FF) | | | | Annunciator (F) | 2048 points (F0 to F2047) | | 256 points (F0 to F255) | | | | Index register (V, Z) | 14 points (V, V <sub>1</sub> to V <sub>6</sub> , Z, Z | 1 to Z <sub>6</sub> ) | 2 points (V, Z) | | | | Comment | Max. 4032 points | | Max. 4032 points | | | | Extension comment | Max. 3968 points | | | | | | Latch (power failure compensation) range | L0 to L8191 can be latched | • | L0 to L2048 can be latched. | | | | I/O assignment | Number of occupied I/O points and unit model can be entered. | Number of occupied I/O points can be entered. | | | | - (1) Device ranges not mentioned in the table above are same as those for the A2ASCPU. - (2) For functions which can be controlled by peripheral devices, refer to the operating manual for the specific peripheral device. #### POINTS - (1) When the system is started by an AnA compatible system FD, set the PC type to A2A for A2AS(S1). Operation must be within the AnACPU's range. - (2) When the system is started by an A3H compatible system FD, set the PC type to A3H for A2AS(S1). Operation must be within the A3HCPU's range. - (3) For compatibility of peripheral devices and system FDs (S/W package), refer to Appendix 1. ## 1.3.2 Programming with devices outside the applicable device range When the system is started up by using a system FD for AnA or A3H, devices outside the applicable device range can be used by specifying index qualification with the sequence program. #### (1) Index qualification for devices (a) A program example to write "100" to D8010: (b) A program example to write D8010 data to link register W0: (2) Index qualification for circuit #### **POINTS** - (1) When a system FD for the AnA is used, bit devices can be specified for index qualification. - (2) When a system FD for the A3H is used, extension timers and extension counters cannot be used. Bit devices (X, Y, M, L, S, and B) cannot be specified for index qualification. #### 2. SYSTEM CONFIGURATION This section describes the applicable system configuration, cautions on the system configuration, and component devices of the A2ASCPU. #### 2.1 Overall Configuration The following figure shows a configuration when the A2ASCPU is used independently. #### 2-2 applicable cable, printer and equipment. ### 2.2 System Equipment The following table shows the system equipment consisting of various modules and devices which can be used. | Module | Model Description | | | | Current<br>Consumption | | Remarks | *<br>Approved<br>Standard | | |------------------|-------------------|-------------------------------------------------------------|---------------------------------|-------------------|------------------------|-----------------------------------------------|--------------------|-------------------------------------------------------------|--| | | | | | Outputs | DC5V(A) DC24V(A) | | | | | | CPU | A2ASCPU | Number of I/O points : 512<br>Memory capacity : 64 Kbytes | _ | 0.40 | _ | RAM | | | | | module | A2ASCPU<br>-S1 | Number of I/O points : 1024<br>Memory capacity : 256 Kbytes | | _ | 0.40 | _ | memory<br>embedded | UL/CSA | | | | A1S61P | 5 VDC, 5 A | Input | | | | Loaded | | | | Power | A1S62P | 5 VDC, 3 A/24 VDC 0.6A | 100/200 VAC | | | | to the<br>slot for | | | | supply<br>module | A1S63P | 5 VDC, 5 A | Input 24 VDC | _ | _ | _ | <u></u> - | power<br>supply of<br>main<br>base or<br>extension<br>base. | | | | A1SX10 | 10 16-input 100 VAC input module | | 16<br>[16 inputs] | 0.05 | | | UL/CSA | | | | A1SX20 | 16-input 200 VAC input module | 16-input 200 VAC input module | | 0.05 | - | | | | | | A1SX30 | 16-input 12/24 VDC, 12/24 VAC input module | | 16<br>[16 inputs] | 0.05 | - | | | | | | A1SX40 | 16-input 12/24 VDC input module | | 16<br>[16 inputs] | 0.05 | _ | | | | | | A1SX40-<br>S1 | 16-input 24 VDC input module | | 16<br>[16 inputs] | 0.05 | _ | | | | | | A1SX40-<br>S2 | 16-input 24 VDC input module | 16-input 24 VDC input module | | | _ | | | | | | A1SX41 | 32-input 12/24 VDC input modu | 32-input 12/24 VDC input module | | | | | | | | Input<br>module | A1SX41-<br>S2 | 32-input 24 VDC input module | 32-input 24 VDC input module | | | _ | | | | | | A1SX42 | 64-input 12/24 VDC input modu | le | 64<br>[64 inputs] | 0.09 | _ | | UL/CSA | | | _ | A1SX42-<br>S2 | 64-input 24 VDC input module | | 64<br>[64 inputs] | 0.09 | _ | | | | | | A1SX71 | 32-input 5/12 VDC input module | | 32<br>[32 inputs] | 0.075 | _ | | | | | | A1SX80 | 16-input 12/24 VDC sink/source | input module | 16<br>[16 inputs] | 0.05 | _ | | | | | | A1SX80-<br>S1 | 16-input 24 VDC sink/source inp | out module | 16<br>[16 inputs] | 0.05 | <u>. </u> | | | | | | A1SX80-<br>S2 | 16-input 24 VDC input module | | 16<br>[16 inputs] | 0.05 | | | | | | | A1SX81 | 32-input 12/24 VDC sink/source | input module | 32<br>[32 inputs] | 0.08 | | | | | | | A1SX81-<br>S2 | 32-input 24 VDC input module | | 32<br>[32 inputs] | 0.08 | _ | | | | <sup>\*:</sup> Class 2 power supply specified by the UL/CSA Standard must be used. | Module | Model | Model Description | Number<br>of Inputs/ | Current<br>Consumption | | Remarks | Approved<br>Standard | |-----------------------------|---------------|------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------|--------------------|---------|----------------------| | | | | | | DC24V(A) | | | | | A1SY10 | 16-output relay contact output module (2 A) | 16<br>[16 outputs] | 0.12 | 0.09 | | UL/CSA | | | A1SY18A | 8-point relay contact output module (2 A)<br>All points independent | 16<br>[16 outputs] | 0.24 | 0.075 | | | | | A1SY22 | 16-output triac output module (0.6 A) | 16<br>[16 outputs] | 0.27 | (200 VAC)<br>0.004 | | UL/CSA | | | A1SY28A | 8-point triac output module (1 A) All points independent | 16<br>[16 outputs] | 0.11 | | | | | | A1SY40 | 16-output 12/24 VDC transistor output module (0.1 A) sink type | 16<br>[16 outputs] | 0.27 | 0.016 | | | | | A1SY41 | 32-output 12/24 VDC transistor output module (0.1 A) sink type | 32<br>[32 outputs] | 0.50 | 0.016 | | | | Output | A1SY42 | 64-output 12/24 VDC transistor output module (0.1 A) sink type | 64<br>[64 outputs] | 0.93 | 0.016 | · | | | module | A1SY50 | 16-output 12/24 VDC transistor output module (0.5 A) sink type | 16<br>[16 outputs] | 0.12 | 0.12 | | | | | A1SY60 | 16-output 24 VDC transistor output module (2 A) sink type | 16<br>[16 outputs] | 0.12 | 0.015 | | | | | A1SY60E | 16-output 12 VDC transistor output module (1 A) source type | 16<br>[16 outputs] | 0.20 | 0.01 | | UL/CSA | | | A1SY68A | 8-point 5/12/24/48 VDC transister output module sink/source typeAll points independent | 16<br>[16 outputs] | 0.13 | _ | | | | | A1SY71 | 32-output 5/12 VDC transistor output module (0.016 A) sink type | 32<br>[32 outputs] | 0.40 | 0.15 | | | | | A1SY80 | 16-output 12/24 VDC transistor output module (0.8 A) source type | 16<br>[16 outputs] | 0.12 | 0.04 | | | | | A1SY81 | 32-output 12/24 VDC transistor output module (0.1 A) source type | 32<br>[32 outputs] | 0.50 | 0.016 | | | | Input/ | A1SH42 | 32-input 12/24 VDC input module<br>32-output 12/24 VDC transistor output<br>module (0.1 A) sink type | 32<br>[32 inputs/<br>outputs] | 0.50 | 0.008 | | | | output<br>combi-<br>nation | A1SX<br>48Y18 | 8-input 24 VDC input module (sink type)<br>8-output relay contact output module (2 A) | 16<br>[8 inputs/<br>outputs] | 0.085 | 0.045 | | | | module | A1SX<br>48Y58 | 8-input 24 VDC input module (sink type)<br>8-output 12/24 VDC transistor output<br>module (0.5 A) | 16<br>[8 inputs/<br>outputs] | 0.06 | 0.06 | | | | Dynamic<br>input<br>module | A1S42X | 16-, 32-, 48- and 64-point<br>12/24 VDC dynamic input module | Number of set points (Inputs [ ]) | 0.08 | _ | | UL/CSA | | Dynamic<br>output<br>module | A1S42Y | 16-, 32-, 48-, and 64-point<br>12/24 VDC dynamic output module | Number of set points (Outputs [ ]] | 0.10 | 0.008 | | | | Blank<br>cover | A1SG60 | Keep unused slots from dust. | 16 [empty] | _ | _ | | | | Dummy<br>module | A1SG62 | 16-, 32-, 48-, and 64-input selectable module | Number of<br>set points<br>([ ] inputs) | | | | | <sup>\*:</sup> Class 2 power supply specified by the UL/CSA Standard must be used. | ltem | Model | Descript | ion | Number<br>of inputs/ | , | rrent<br>umption | Remarks | Approved<br>Standard | |------------------------------------------|------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------|------------------|---------------------------------------------------------------------------------|----------------------| | | | | | Output | DC5V(A) DC12V(A) | | ] | Cianoara | | | A6CON1 | Coldonad inina a | Sink type | | | | | | | | A6CON1E | Soldered joint type | Source type | | | | | | | 40-pin | A6CON2 | Solderless | Sink type | | | | | | | connector | A6CON2E | attachment type | Source type | | _ | | | | | | A6CON3 | December 1 | Sink type | 7 | | | | | | | A6CON3E | Pressed joint type | Source type | | | | | | | ľ | A1SD70 | Analog output, 1 ax | is | 48 (first half: | 0.3 | | | | | Positioning | A1SD71-S2 | Pulse output, 2 axe | s | vacant 16 points, | 0.8 | _ | | | | module | A1SD71-S7 | Pulse output, 2 axes<br>be used.) | s (MPG can | second half:<br>special 32 points) | 0.8 | _ | | | | MELSECNET<br>MINI-S3 data<br>link module | A1SJ71PT32<br>S3 | Master module for fi<br>twisted-wire pair cal | iber-optic/<br>ble | 32/45 (special 32<br>points/special 48<br>points) | 0.35 | | The number of occupying points in I/O exclusive mode: 32, in extension mode: 48 | | | Analog I/O<br>module | A1S63ADA | Analog input: 2 char<br>Analog output: 1 cha | nnels<br>annel | 32 (speical 32 points) | 0.8 | | | | | Pulse catch<br>module | A1SP60 | Pulse input module<br>ON time<br>(Pulse : min. 0.5 ms<br>inputs | | 16<br>[16 outputs] | 0.055 | _ | | | | Analog timer<br>module | A1ST60 | values(0.1 to 1.0 sec<br>sec, 10 to 60 sec, 60 | For changing timer set values(0.1 to 1.0 sec, 1 to 10 sec, 10 to 60 sec, 60 to 600 sec) by using volume adjustment knobs. | | 0.055 | _ | | UL/CSA | | Interruption<br>module | A1SI61 | Interruption module interruption program designation (Input for interruption | for<br>execution | 32<br>[Special 32-point] | 0.057 | _ | | | | High-speed counter module | A1SD61 | 32-bit signed binary<br>50 KBPS, 1 channel | · · · · · · · · · · · · · · · · · · · | 32<br>[Special 32-point] | 0.35 | | | | | A-D<br>converter<br>module | A1S64AD | 4 to 20 mA / 0 to 10<br>Analog 4 channels | v | 32<br>[Special 32-point] | 0.4 | _ | | | | Temperature-<br>digital | A1S62RD3 | For connecting a Pt1 type) Temperature input: 2 | • | 32<br>[Special 32-point] | 0.54 | _ | | | | converter<br>module | A1S62RD4 | For connecting a Pt1 type) Temperature input: 2 | • | 32<br>[Special 32-point] | 0.44 | _ | | İ | | D-A<br>converter<br>module | A1S62DA | 4 to 20 mA / 0 to 10 Analog output: 2 cha | - | 32<br>[Special 32-point] | 8.0 | - | | | | | A1SJ71C24-<br>R2 | Computer link function RS-232C: 1 channel | 'n | 32<br>[Special 32-point] | 0.1 | _ | | | | Computer<br>link module | PRE | Computer link and pr<br>functions<br>RS-232C: 1 channel | | 32<br>[Special 32-point] | 0.1 | | | | | | R4 | Computer link and mi<br>functions<br>RS-422/485: 1 chann | • | 32<br>[Special 32-point] | 0.1 | _ | | | <sup>\*:</sup> Class 2 power supply specified by the UL/CSA Standard must be used. | ltem | | Model | Description | Number<br>of inputs/ | | rent<br>imption | Remarks | Approved<br>Standard | |---------------------------------------|--------|-----------------|-----------------------------------------------------------------|--------------------------|---------|-----------------|-----------------------------------------------------------------------|--------------------------------------| | | | | | Output | DC5V(A) | DC12V(A) | | | | MELSECNET<br>(II) data link<br>module | | A1SJ71AP21 | For master or local station of MELSECNET (II) optical data link | 32<br>[Special 32-point] | 0.5 | _ | | | | | | A1SJ71AR21 | For master or local station of MELSECNET (II) coaxial data link | 32<br>[Special 32-point] | 0.9 | _ | | | | MELSECNET<br>/B data link<br>module | | A1SJ71AT21B | For master or local station of MELSECNET/B data link system | 32<br>[Special 32-point] | 0.66 | _ | | UL/CSA | | | | A1S32B | Up to two I/O modules can be loaded. | | | | Equipped with two | | | Main base | | A1\$33B | Up to three I/O modules can be loaded. | _ | _ | _ | extension connectors: | | | unit | | A1S35B | Up to five I/O modules can be loaded. | | _ | | one is on<br>the right; the<br>other on the | | | | | A1S38B | Up to eight I/O modules can be loaded. | | | _ | left side | | | | | A1S52B(S1) | Up to two I/O modules can be loaded. | <del></del> | _ | | Power<br>supply | | | | | A1S55B(S1) | Up to five I/O modules can be loaded. | _ | - | _ | module<br>cannot be<br>loaded. | UL/CSA<br>(except<br>for S1<br>type) | | Extension base unit | | A1S58B(S1) | Up to eight I/O modules can be loaded. | | | | (Power is<br>supplied<br>from the<br>main base<br>module.) | | | | | A1S65B(S1) | Up to five I/O modules can be loaded. | | | <del></del> | Needs a<br>power | | | | | A1S68B(S1) | Up to eight I/O modules can be loaded. | | | _ | supply<br>module. | | | | | A1SC01B | 55 mm (2.17 inch) long flat cable | | | _ | For extension on the right side | UL/CSA | | | | A1SC03B | 330 mm (11.8 inch) long | | | | | | | Extension | | A1SC07B | 700 mm (27.6 inch) long | | | | Extension base unit | | | cable | | A1SC12B | 1200 mm (47.24 inch) long | | | | connection | UL/CSA | | | | A1SC30B | 3000 mm (118.11 inch) long | | | | cable | 02.00.1 | | | | A1SC60B | 6000 mm (236.22 inch) long | | | | | | | | | A1SC05NB | 450 mm (17.72 inch) long | | | | A[ ]N, A[ ]A | UL/CSA | | | | A1SC07NB | 700 mm (27.6 inch) long | <del>-</del> | _ | _ | extension<br>base cable | | | | EPROM | A2SMCA-<br>14KP | 14K steps equipped with ROM (directly) | _ | _ | _ | Needs a memory write adapter. | | | Memory<br>cassette | EEPROM | A2SMCA-<br>14KE | 14K steps equipped with 28K<br>EROM (directly) | _ | | | Direct<br>write/read<br>from<br>peripheral<br>devices can<br>be done. | UL/CSA | | Memory<br>write<br>adapter | | A2SWA-28P | Used for memory cassette connector/EPROM 28-pin. | _ | | _ | Used to partition ROM in EPROM memory cassette. | | | Battery | | A6BAT | IC-RAM memory backup | _ | _ | | | | <sup>\*:</sup> Class 2 power supply specified by the UL/CSA Standard must be used. | ltem | Model | Description | Applicable Model | |------------------------------|-----------|------------------------------------------------------------------------|---------------------------------------------------| | | A6TBXY36 | For sink type input module and sink type output module (standard type) | A1SX41(S2), A1SX42(S2), A1SY41,<br>A1SY42, A1SH42 | | | A6TBXY54 | For sink type input module and sink type output module (2-wire type) | AX42(S1), AY42(S1/S3/S4), AH42 | | Connector/<br>terminal block | A6TBX70 | For sink type input module (3-wire type) | A1SX41(S2), A1SX42(S2),<br>A1SH42, AX42(S1), AH42 | | conversion | A6TBX36-E | For source type input module (standard type) | A1SX81(S2), AX82 | | module | A6TBY36-E | For source type output module (standard type) | A1SY81, AY82EP | | : | A6TBX54-E | For source type input module (2-wire type) | A1SX81(S2), AX82 | | | A6TBY54-E | For source type output module (2-wire type) | A1SY81, AY82EP | | 70.00 | A6TBX70-E | For source type input module (3-wire type) | A1S81(S2), AX82 | | | AC05TB | 0.5 m (1.64 ft) for source module | | | | AC10TB | 1 m (3.28 ft) for source module | A6TBXY36 | | | AC20TB | 2 m (6.56 ft) for source moduel | A6TBXY54 | | Cable for | AC30TB | 3 m (9.84 ft) for source module | A6TBX70 | | connector/<br>terminal block | AC50TB | 5 m (16.4 ft) for source module | | | conversion<br>module | AC05TB-E | 0.5 m (1.64 ft) for source module | A6TBX36-E | | | AC10TB-E | 1 m (3.28 ft) for source module | A6TBY36-E | | : | AC20TB-E | 2 m (6.56 ft) for source module | A6TBX54-E | | | AC30TB-E | 3 m (9.84 ft) for source module | A6TBY54-E | | | AC50TB-E | 5 m (16.4 ft) for source module | A6TBX70-E | ## REMARK I/O cables with connectors for I/O modules of 40-pin connector specifications (A1SX41, A1SX42, A1SY41, A1SY42, etc.) or 37-pin D-sub connector specifications (A1SX81, A1SY81) are available. Consult the nearest Mitsubishi representative for the I/O cables with connectors. ## (1) A[]NA[]A extension base unit The following table shows the modules that can be loaded to the A[]NA []A extension base units: A65B; A68B; A55B; or A58B. For details on the specifications of each module see the appropriate manual of the module. ### POINT (1) All A[ ]NA[ ]A "building block type I/O modules" are applicable to the A2ASCPU. | ltem | Model | |------------------------------------------|-----------------------------------------------------| | Single-axis positioning module | AD70, AD70D | | Positioning module | AD71, AD71S1, AD72 | | Position detection module | A61LS, A62LS | | High speed counter module | AD61, AD61S1 | | A-D converter module | A68AD, A68ADS2, A616AD, A60MX<br>A60MXR, A68ADN | | Temperature digital converter module | A616TD, A60MXT | | D-A converter module | A62DA, A62DAS1, A616DAI, A616DAV,<br>A68DAV, A68DAI | | A-D/D-A converter module | A84AD | | CRT control/LCD control module | AD57, AD57S1, AD58 | | Graphic controller module | AD57G, AD57GS3 | | Memory card, Centronics interface module | AD59, AD59S1 | | Voice output module | A11VC | | Computer link module | AJ71C24(S3/S6/S8), AJ71UC24 | | Intelligent interface module | AD51E, AD51ES3, AD51H(S3) | | Terminal interface module | AJ71C21, AJ71C21S1 | | MELSECNET/MINI (S3) data link module | AJ71PT32, AJ71PT32-S3 | | Data link module | AJ71AP21, AJ71AR21, AJ71AT21B | | SUMINET interface module | AJ71P41 | | Ethernet interface module | AJ71E71 | | Multidrop data link module | AJ71C22 | | Interrupt module | Al61 | | Power supply module | A61P, A62P, A63P, A65P, A66P, A68P | | Extension base module | A62B, A65B, A68B, A52B, A55B, A58B | ## (2) Peripheral devices | ltem | Module | | Remarks | | | |---------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Plasma handy<br>graphic<br>programmer | A6PHP-SET | A6PHP SW4GP-GPPAEE: A-series GPP function system disk (Compatible with A2ACPU(S1) or equivalent only) SW0-GPPU: User disk (2DD) AC30R4: RS-422 cable (3 m (9.84 ft) length) | | | | | Intelligent GPP | A6GPP-SET | A6GPP SW4GP-GPPAEE: A-series GPP function system disk (Compatible with A2ACPU(S1) or equivalent only.) SW0-GPPU: User disk (2DD) AC30R4: RS-422 cable (3 m (9.84 ft) length) | | | | | Handy graphic<br>programmer | A6HGP-SET | AGUSTA: RS-422 cable (5 m (9.84 ft) length) AGUSTA: RS-422 cable (5 m (9.84 ft) length) AGUSTA: RS-422 cable (5 m (9.84 ft) length) AGUSTA: RS-422 cable (5 m (9.84 ft) length) | | | | | Composite video cable | AC10MD | | A6GPP and monitor display. (1 m (3.28 ft) length) | | | | RS-422 cable | AC30R4<br>AC300R4 | 3 m (9.84 ft) length 30 m (98.4 ft) length | Connects between CPU and A6GPP/A6PHP. | | | | User disk | SW0-GPPU<br>SW0S-USER | 2DD<br>2HD | Used for storing user program (3.5 inch, formatted) | | | | Cleaning disk | SW0-FDC | Applicable to<br>A6GPP/A6PHP | Used for cleaning disk drive. | | | | Programming | ABPUE | Compatible with A2 | ACPU(S1) or equivalent only. | | | | unit | A7PU, A7PUS | Compatible with A3 | HCPU or equivalent only. | | | | RS-422 cable | AC20R4-A8PU | Connects between CD | Hand Applie (ATPLIA of the Control o | | | | 110-422 02016 | AC30R4-PUS | | U and A8PUE/A7PUS. 2m/3m (6.56 ft/9.84 ft) length | | | | P-ROM writer<br>module | A6WU | Used for writing a program in CPU/A6PHP to ROM, or for reading a CPU program from ROM. (Compatible with A3HCPU or equivalent.) Connected to CPU/A6PHP using an AC30R4/AC03WU cable. | | | | | | AC30R4, AC300R4 | | U and A6WU. 3 m/30 m (9.84 ft/98.4 ft) length | | | | RS-422 cable | AC03WU | | U and A6WU. 0.3 m (0.99 ft) length | | | #### 2.3 General Description of System Configuration This section gives a brief general description of independent, data link, computer and combined link systems. The A2ASCPU may be used in the following system configurations. #### (1) Independent system System which consists of only the main base unit or of the main base unit and extension base unit(s) which are connected by the extension cable(s). #### (2) Network system System which allows data communication between a network of programmable controllers and I/O modules at remote locations. ### (3) Computer link system System to make data transfer between the A2ASCPU and computer (such as a personal computer) using the computer link module AJ71UC24. #### (4) Combined system System which combines the network system and computer link system. The system configuration, number of I/O points, I/O assignment, etc. for an independent system are described on the next page. (5) The following shows the system configuration, the number of input/output points, and I/O number allocation when the A2ASCPU is used as an independent system. ### 2.4 Cautions on System Configurations Described below are the modules, peripheral devices and software packages compatible with the A2ASCPU. #### 2.4.1 Modules and peripheral devices (1) I/O module All A[]N and A[]A building block type I/O modules are applicable to the A2ASCPU by loading them to the A5[]B and A6[]B extension base units. - (2) Special function module - (a) An A[]N or A[] A special function module can be used by loading it to the A5[]B or A6[]B extension base unit. - (b) Among the special function modules, the following types must not be loaded in excess of the quantities specified below: | AD51(S3) <sup>*1</sup> AD51FD <sup>2</sup> AJ71C22 <sup>*1</sup> AJ71C24(S3/S6/S8) <sup>*1,*2</sup> AJ71P41 <sup>1</sup> | AD51H(S3)*2<br>AD57G(S3)*2<br>AJ71C24*3 AJ71UC24*1.*2<br>AJ71E71*2 | Up to 6 in total | | | | |--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|--|--|--| | A1SJ71C24-R2(PRF/R4) | ,*2 | | | | | | Al61(S1)*3 | | | | | | | A1SI61*3 | | | | | | | AJ71AP21 <sup>*2</sup><br>AJ71AT21B <sup>*2</sup> | AJ71AP21*2 | Only 1 | | | | | A1SJ71AT21B*2 | | | | | | <sup>\*1:</sup> Accessible within the device range of the A3HCPU only. (The AJ71C24-S8 is accessible within the device range of the A2ASCPU.) #### REMARK The special function modules below cannot be used with the A2ASCPU: - AJ71C23 - AD57-S2 - AJ71C24 (module manufactured before February 1987) - AD51 (module manufactured before March 1987) Check the date of manufacture with the label. <sup>\*2:</sup> Accessible within the device range of the A2ACPU only. <sup>\*3:</sup> Accessible within any device range. - (3) Peripheral device - (a) Use an A6WU P-ROM writer whose software version is "E" or subsequent to it. - (b) The A6PU cannot be used. - (c) The A6WU and the A7PU are usable within the device range of the A3HCPU only. #### Description of the label <EX.> Module manufactured in March 1987 #### (4) Memory cassette Partitioning the ROM in the A2SMCA-14KP EPROM memory cassette using an A6GPP/A6WU/ROM writer requires an A2SWA-28P memory write adaptor (option). (Existing A6WA-28P memory write adaptor cannot work.) ## Cautions on writing to A2SMCA-14KE EEPROM memory cassette - 1) When an operation is done using the EEPROM, writing at RUN gives the peripheral devices the message "PROGRAM BEING TRANSFERRED", and stops the sequence program for about two seconds after the transfer, completing writing at RUN. If the two-second suspension of the sequence program influences the control devices, do not perform writing at RUN, but stop the CPU to write. - 2) To do writing to the EEPROM using an existing system FD, turn OFF the EEPROM memory protect switch. If the switch is ON, a memory protect error occurs. Writing at RUN to the EEPROM also becomes invalid. #### 2.4.2 Software packages (1) A series system FD Prior to using an existing system FD, set the PC type displayed on the initial data setting screen to either of the following, and prepare a sequence program. - Setting to A3H ..... Available within the device range of the (A3H-associated A3HCPU only. system FD) - Setting to A2A ..... Available within the device range of the A2A (AnA-associated only. system FD) The following software packages cannot be used because the PC is unavailable in the A3HCPU and A2ACPU types: - SW0-GPPA, SW1-GPPA, SW2-GPPA - SW2-HGPA See APPENDIX 1 for applicable combinations of software packages and peripheral devices. - (2) Utility package - (a) The following utility packages for the A6GPP/A6PHP cannot be used. - SW[]-AD57P - SW[]-UTLP-FN0 - SW[]-UTLP-FN1 - SW[]-UTLP-PID Functions same as those available with the utility packages mentioned to the left can be executed by using dedicated instructions. Refer to the AnACPU Programming Manual (Dedicated Instructions) for details. ## REMARK The necessary character generator and canvas when using the AD57(S1) and AD58 units are created on peripheral devices by using the SW[]-AD57P. - (b) Device ranges are partially restricted when using the following utility packages for PC/AT. - SW0IX-SAP2E - SW0IX-AD57GPE - SW1IX-AD57GPE - SW0IX-AD51HPE - MELSEC-MEDOC Can be used in the device range equivalent to that of A2ACPU(S1). ### POINT Utility packages used to make access to the A2ASCPU by designating the devices can be used in the device range equivalent to that of A2ACPU(S1) or A3HCPU. ### 3. GENERAL SPECIFICATIONS Table 3.1 shows the common specifications of various modules used. **Table 3.1 General Specifications** | Item Specifications | | | | | | | | | |------------------------------------|-----------------------------------------|------------------------------------------------------------------------------|---------------------------------------------|-------------------------|---------------------|--|--|--| | Operating ambient temperature | 0 to 55°C | | | | | | | | | Storage<br>ambient<br>temperature | -20 to 75°C | −20 to 75°C | | | | | | | | Operating ambient humidity | 10 to 90%RH, nor | 10 to 90%RH, non-condensing | | | | | | | | Storage<br>ambient<br>humidity | 10 to 90%RH, nor | 10 to 90%RH, non-condensing | | | | | | | | | | Frequency | Acceleration | Amplitude | Sweep Count | | | | | Vibration resistance | Conforms to * JIS C 0911 | 10 to 55Hz | | 0.075mm<br>(0.003 inch) | 10 times *(1 octave | | | | | | | 55 to 150Hz | 9.8 m/s <sup>2</sup> (1g) | | /minute) | | | | | Shock<br>resistance | Conforms to JIS ( | 0912 (98 m/s² (10g | g) × 3 times in 3 direc | tions) | | | | | | Noise durability | By noise simulato<br>1 μs noise width a | r of 1500Vpp noise vand 25 to 60Hz noise | voltage,<br>e frequency | | | | | | | Dielectric<br>withstand<br>voltage | 1500 VAC for 1 m<br>500 VAC for 1 min | inute across AC extenute across DC exte | ernal terminals and gronal terminals and gr | round<br>ound | | | | | | Insulation resistance | 5MΩ or larger by AC external termi | 500 VDC insulation in | resistance tester acro | oss | | | | | | Grounding | Class 3 grounding | Class 3 grounding; Ground to the panel if proper grounding is not available. | | | | | | | | Operating ambience | Free of corrosive | gases and oil mist. I | Dust should be minim | ai. | | | | | | Cooling method | Self-cooling | | | | | | | | ## REMARK One octave marked \* indicates a change from the initial frequency to double or half frequency. For example, any of the changes from 10Hz to 20Hz, from 20Hz to 40Hz, from 40Hz to 20Hz, and 20Hz to 10Hz are referred to as one octave. Note: \* JIS: Japanese Industrial Standard ### 4. CPU MODULE # 4.1 CPU Module Performance Specifications This section explains the performance specifications and devices of the A2ASCPU. **Table 4.1 Performance Specifications** | ltem | | | Perfo | | | | |----------|-------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------| | İ | | | A2ASCPU A2ASCPU-S1 | | Remarks | | | C | Control system | | Stored program, repeated operation | n | | | | 1/0 | o control r | method | Refresh method | | | Instructions to enable partial direct I/O are available. | | | | | Language dedicated to sequence c | ontrol | | | | Pr | ogrammin | g language | Combined use of relay symbol type MELSAP-II(SFC) | , logic symbolic lan | guage and | | | ins | ocessing<br>struction)<br>sec/step) | speed (Sequence | 0.2 | | | | | | | Sequence instruction | 22 | | | | | | struction<br>pes) | Basic, application instruction | 239 | | | | | | | Dedicated instruction | 200 | | | | | Co<br>at | nstant sc<br>specified | an (program start<br>intervals) | Can be set between 10 msec and 1 | 90 msec in 10 msec | c increments | Set in special register<br>D9020. | | Me | mory cap | acity | 64 kbytes (built-in RAM) | 256 kbytes (built- | in RAM) | A2SMCA-14KP/14KE (64 kbytes) can be installed. | | | ogram | Main sequence program | Max. 14K steps | Set in parameters. | | | | ca | pacity | Sub-sequence<br>program | Absent | | | | | 1/0 | device p | oints | 8192 points (X/Y0 to 1FFF) | The number of points usable in the program | | | | 1/0 | points | | 512 points (X/Y0 to 1FF) 1024 points (X/Y0 to 3FF) | | The number of points which can be used for accessibility to I/O modules | | | | Internal | relay (M) | 7144 points (M0 to M999, M2048 to | M8191) | Total of 8192 | Range of each device can | | | Latch re | lay (L) | 1048 points (L1000 to L2047) | 1 | | | | | Step rela | ay (S) | 0 point (None in the initial state) | | | | | | Link rela | y (B) | 4096 points (B0 to BFFF) | | | | | olnts | Timer (T) Counter (C) | | 2048 points (defaults to 256 points) • 100 msec timer (T0 to T199) • 10 msec timer (T200 to T255) • 100 msec retentive timer (None in the initial state) • Extension timer (T256 to T2047) | Set number of points used and range in parameters. (Refer to Section 4.4.1.) | | | | Device p | | | Extension counter | Can be set within the C255 depending | ne range of C224<br>on the setting | Set number of points used and range in parameters. (Refer to Section 4.4.1.) | | | Data register (D) | | 6144 points (D0 to D6143) | | | | | | Link regi | ster (W) | 4096 points (W0 to WFFF) | | | | | | Annuncia | ator (F) | 2048 points (F0 to F2047) | | | Device for fault detection | | | File regis | ster (R) | 8192 (R0 to R8191) | , | | Set number of points in parameters. | Table 4.1 Performance Specifications (Continued) | Π | | Perform | nance | Remarks | | |--------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------|--| | | ltem | A2ASCPU | A2ASCPU-S1 | n emarks | | | | Accumulator (A) | 2 points (A0, A1) | | | | | Index register (V, Z) | | 14 points (V, V1 to V6, Z, Z1 to Z6) | | | | | Device points | Pointer (P) | 256 points (P0 to P255) | | | | | vice | Interrupt pointer (I) | 32 points (10 to 131) | | | | | å | Special relay (M) | 256 points (M9000 to M9255) | | | | | | Special register (D) | 256 points (D9000 to D9255) | | | | | Co | mment | Max. 4032 points (Set in units of 64 p | points) | Set in parameters. | | | Ext | tension comment | Max. 3968 points (Set in units of 64 p | points) | Get III parameters. | | | Ou<br>ST | tput mode switching at<br>OP → RUN | Selection of re-output of operation state after operation execution | ate before STOP (default)/output | Set in parameters. | | | Se | f-diagnostic functions | Watchdog timer (watchdog timer 200 Memory error detection, CPU error debattery error detection, etc. | | Refer to Section 4.3.1 for details. | | | | eration mode at error<br>currence | Stop or continue selectable | Set in parameters. (Refer to Section 4.4.1.) | | | | Sta | arting method at RUN | Initial start (Automatic restart when *) position at power-on, at power restor | | | | | | ch (power failure<br>npensation) range | Defaults to L1000 to L2047 (Latch rai and W relays.) | Set range in parameters. | | | | Re | mote RUN/PAUSE contact | One RUN contact and one PAUSE contact can be set within the range from X0 to X1FF (A2AS) or X3FF (A2AS-S1) | | Set in parameters. | | | Pri | nt title entry | Available (128 characters) | | Set in parameters. | | | En: | try code | Available | | Set in parameters. | | | 1/0 | allocation | Number of occupied I/O points and u | nit model can be entered. | | | | Ste | P RUN | Can execute or stop sequence program operation. | | Refer to Section 4.3. | | | Inte | errupt processing | Interrupt program can be run in response to a signal from an interrupt unit or by a constant-cycle interrupt signal. | | | | | Da | ta link | MELSECNET(II) | | | | | Alle<br>fail | owable momentary power<br>ure time | Depends on used power supply module | | Refer to Section 6.1. | | | 5 VDC internal power consumption (A) | | 0.32 | | | | | We | ight kg (lb) | 0.41 (0.9) | | | | | Ext | ternal dimensions mm (in) | 130 × 54.5 × 93.6 (5.12 × 2.15 × 3.69 | ) | | | ## CAUTION When the existing system software package and peripheral devices are used, the applicable device range is limited. Refer to Section 1.3 for details. #### 4.2 Device List The range of use of A2ASCPU devices which can be specified using an AnA compatible system FD is shown in Table 4.2. Note the items marked "\*" in the table, since the range of use is restricted when using a conventional system FD and peripheral devices. **Table 4.2 Device List** | | Device | | Application Range | (Number of points) | | | |---|--------|-----------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Device | A2ASCPU | A2ASCPU-S1 | Explanation | | | | x | Input | X, Y | X, Y<br>0 to 3FF (1024 points) | rovides PC command and data from external devices, e.g., pushbutton, select switch, limit switch, and digital switch. | | | * | Y | Output | 0 to 1FF (512 points) | | Provides program control result to external devices, e.g., solenoid, magnetic switch, signal light, and digital display. | | | | м | Special<br>relay | M9000 to 9255 (256 point | ts) | Predefined auxiliary relay for special purpose and for use in the PC. | | | Ŀ | 101 | internal<br>relay | elay | | Auxiliary relay in the PC which cannot be output directly. | | | ٠ | L | Latch relay | | | Auxiliary relay in the PC which cannot be output directly. Backed up during power failure. | | | • | s | Step relay | | · | Used in the same manner as an internal relay (M), e.g. as a relay indicating the stage number of a step-by-step process operation program. | | | ٠ | В | Link relay | B0 to BFFF (4096 points) | | Internal relay for data link which cannot be output. May be used as an internal relay if not set for link initial data. | | | * | F | Annunciator | F0 to F2047 (2048 points | ) . | Used to detect a fault. When switched on during RUN by a fault detection program, stores a corresponding number in special register D. | | | | | 100 msec<br>timer | | | | | | ٠ | т | 10 msec<br>timer | T0 to T2047 (2048 points)<br>(After T256, set value sto | )<br>rage registers required) | sternal devices, e.g., pushbutton, elect switch, limit switch, and digital vitch. Tovides program control result to sternal devices, e.g., solenoid, agnetic switch, signal light, and gital display. Total devices e.g., solenoid, agnetic switch, signal light, and gital display. Total devices e.g., solenoid, agnetic switch, signal light, and gital display. Total display. Total display. Total display election in the PC which cannot election output directly. Total display in the PC which cannot election directly. Total display in the PC which cannot election directly. Total display in the PC which cannot election election election election election election election program. Total display in the PC which cannot election election program. Total display in the PC which cannot election election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program. Total display in the PC which cannot election program and election program and election program, stores a rresponding number in special election program, stores a rresponding number in special election program, stores a rresponding number in special election program, stores a rresponding number in special election program, stores a rresponding number in special election | | | | | 100 msec<br>retentive<br>timer | | , | | | | | | Counter | C0 to C1023 (1024 points | ) | | | | * | С | Interrupt counter C224 to C255 fixed. After C256, set value storage registers required) | | C255 fixed. After | Up counters available in normal and interrupt types. | | **Table 4.2 Device List (Continued)** | | Device | | Application Range ( | Number of points) | Explanation | |---|--------|------------------------------------------------|------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | A2ASCPU A2ASCPU-S1 | | Explanation | | | | Data<br>register | D0 to D6143 (6144 points) | | Memory for storing PC data. | | | D | Special register | D9000 to D9255 (256 poin | its) | Predefined data memory for special purpose. | | * | w | Link register | W0 to WFFF (4096 points) | | Data register for use with data link. | | | R | File register | R0 to R8191 (8192 points) | | Extends data register using user memory area. | | | A | Accumulator | A0, A1 (2 points) | | Data register for storing the operation results of basic and application instructions. | | • | Z<br>V | Index<br>register | V, V <sub>1</sub> to V <sub>6</sub> , Z, Z <sub>1</sub> to Z <sub>6</sub> (14 | points) | Used to modify devices (X, Y, M, L, B, F, T, C, D, W, R, K, H, P). | | | N | Nesting | N0 to N7 (8 levels) | | Indicates the nesting of master controls. | | | Р | Pointer | P0 to P255 (256 points) | | Indicates the destination of the branch instruction (CJ, SCJ, CALL, JMP). | | | ı | Pointer for interruption I0 to I31 (32 points) | | | Indicates the destination of an interrupt program corresponding to the interrupt factor which has occurred. | | | к | Decimal<br>constant | K-32768 to 32767 (16-bit instruction)<br>K-2147483648 to 2147483647 (32-bit instruction) | | Used to specify the timer/counter set value, pointer number, interrupt pointer number, the number of bit device digits, and basic and application instruction values. | | | н | Hexadecimal constant | H0 to FFFF (16-bit instruction) Ho to FFFFFFFF (32-bit instruction) | | Used to specify the basic and application instruction values. | #### 4.3 Function List - (1) Refer to the following manual for the details of functions (operations, program examples, etc.) - ACPU Programming Manual (Fundamentals) - (2) Refer to the operating manual for the specific peripheral device for the operation of functions. - (3) Functions for which reference sections are given in the table below are explained in this manual. Table 4.3 Function List | Function (Application) | Description | Settings and operations | | | | | |-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Constant scan • Program execution at fixed intervals. • Simple positioning | The sequence program is executed while maintaining a constant scan time. The range for the constant scan time setting is from 10 msec to 190 msec in units of 10 msec. | The set value is written to special data register D9020. | | | | | | Latch (power failure backup) Continued control by retaining data at power failure | <ul> <li>Retains data of latched devices when momentary power failure occurs 20 msec or longer, CPU is reset, or power is turned OFF.</li> <li>L, B, T, C, D and W can be latched.</li> <li>The data in the latch range is stored in the CPU module and is backed up by the battery in the memory cassette.</li> </ul> | Latch devices and latch<br>ranges are set by using the<br>parameter setting on<br>peripheral devices. | | | | | | MELSECNET/MINI-S3 automatic refresh Simplification of sequence program | I/O automatic refresh communications with the send/receive data area for partial refresh of up to 8 AJ71PT32-S3 modules are executed. Automatic refresh is executed in batch after END processing. The FROM/TO instructions for input/output used with the sequence program are not necessary. Allocated I/O devices can be used directly for programming. | Use automatic refresh parameter setting of peripheral devices. (Refer to Section 4.4.5.) | | | | | | Remote RUN/STOP PC RUN/STOP is controlled by an external device. | When PC CPU is in the RUN state (key<br>switch at RUN), PC RUN/STOP is controlled<br>by an external device (external input,<br>peripheral device, computer). | <ul> <li>To use an external input (X), set parameter by a peripheral device.</li> <li>To use a peripheral device, use the PC test mode.</li> <li>To use a computer through a computer link module, use a special command.</li> </ul> | | | | | | PAUSE •Stops CPU operation while retaining the output (Y). •PC RUN/PAUSE control is externally executed. | PC CPU operation is stopped while retaining the ON/OFF status of all outputs (Y). When operation is stopped by STOP, all outputs (Y) are turned OFF. When PC CPU is in the RUN state (key switch at RUN), PC RUN/PAUSE is controlled by an external device (external input, peripheral device, computer). | To use a peripheral device, use the PC test mode. To use an external input (X), set parameter by a peripheral device, and turn M9040 ON by using the sequence program. | | | | | | Status latch Used to check device status and fault factors when debugging or when a fault factor is established. | When status latch condition is established, status of devices set for status latch is stored to the extension file register in the status latch area in the memory cassette. (Stored data can be cleared by latch clear operation.) Condition establishment can be set for the SLT instruction execution by sequence program or for the matching of set condition with device value. | Set the status latch devices and the extension file registers to store latched data by using a peripheral device. Monitor status latch data by a peripheral device. | | | | | Table 4.3 Function List (continued) | Function (Application) | Description | Settings and operations | |----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sampling trace Used to check function of devices tracing the time when debugging or when operation is faulty. | Devices set for sampling trace are sampled by scan or set time intervals for set number of times, and the result is stored to the extension file registers for sampling trace in the memory cassette. (Stored data can be cleared by latch clear operation.) Sampling trace is executed by executing a STRA instruction by the sequence program. | <ul> <li>Set the sampling trace devices, trace points, number of times and the extension file registers to store traced data by using a peripheral device.</li> <li>Monitor sampling trace results by a peripheral device.</li> </ul> | | Step run Used to check program execution condition and operation when debugging. | Sequence program operation is executed under the following (1) to (5) conditions and then stopped. (1) Execution by instruction (2) Execution by circuit block (3) Execution by step interval and loop count (4) Execution by loop count and break point (5) Execution when device value is matched | <ul> <li>Select step run condition by<br/>a peripheral device, and set<br/>for execution.</li> </ul> | | Clock Program management by clock data/external display of clock data | Clock built in the CPU module is operated. Clock data: Year, month, day, hour, minute, second, day of the week Clock data is read and stored to D9025 to D9028 by a clock device after sequence program END processing when a clock data read request M9028 is ON. Clock device is backed up by the battery in the memory cassette. | Set data to D9025 to D9028 by a peripheral device, and turn ON M9025 to write clock data to the clock device. Use the sequence program to write to the clock device (dedicated instructions can be used). | | LED display priority Changes display priority/ display cancel | Display priority is changed/canceled for<br>errors except the errors which stop operation<br>and default display items of the LED display. | Use the sequence program<br>to write priority/display<br>cancel data to D9038 and<br>D9039. | | Self diagnosis CPU operation fault detection, preventive maintenance | Stops CPU operation when an error included in the self diagnosis items occurs when the CPU is powered ON or running, and displays error message for malfunction prevention. Stores error code corresponding to the self diagnosis items. | Parameter setting by peripheral device can control operation to stop or continue. Read error codes by peripheral device and perform troubleshooting. (Refer to Section 4.3.1.) | #### 4.3.1 Self-Diagnosis The self-diagnosis function permits the CPU to detect its own errors. Self- diagnosis is carried out when the PC power supply is turned on (1) and when an error occurs while the PC is in the RUN state. If the CPU detects an error, it displays the error and stops operation to prevent faulty PC operation. - The A2ASCPU stores the last occurring error in the error code area (special register D9008). Then it stores detailed error code in special register D9091. - (3) Even when the power has been turned OFF, the most recent error information of up to 16 error occurrences is stored due to battery backup. With an A2ASCPU compatible system FD, error data on up to 16 error occurrences can be confirmed with a peripheral device. Use the "latch clear" function of the CPU module to reset (all clear) stored error infomation. The content of error information is shown below. (a) Occurrence time : Year, month, date, hour, minute, second (clock data) (b) Error code : Content of special register D9008 (c) Detailed error code: Content of special register D9091 (d) Error step and faulty: Content of special registers D9010, module loading address D9000, and D9002 - The PC may operate in one of two modes when an error is detected by the self-diagnosis function. In the stop mode, PC operation is stopped when the error is detected; in the continue mode, PC operation is continued. In the continue mode, however, parameters can be set to cause opetaion to stop if specified errors occur. - (a) Operation stops and all outputs (Y) turn off immediately the selfdiagnosis function detedts an error whch stops PC operation. - (b) If the self-diagnosis function detects an error at which PC operation continues, the part of the program where the error was detected is skipped and the rest of the program esecuted. If an I/O module verify error is detected, operation is continued with the I/O addresses at the time the error occurred. Any detected error is stored in a special relay (M) or special register (D). In the continue mode, in particular, the program should read the details of the error and take appropriate action to prevent fanlty PC and machine operation. Explanations of the errors detected by the self-diagnosis function are listed in Table 4.4. ## REMARKS - (1) The display priority of LED display messages can be changed when the CPU is in operation mode. (The error code is stored in special register.) - (2) The fuse blow, I/O verify and battery check are not checked when M9084 is on. (The error code is not stored in special register.) Table 4.4 Self-Diagnosis List | | Diagnosis | Diagnosis Timing | CPU<br>Status | "RUN"<br>LED<br>Status | LED Display<br>Message | Error<br>code<br>(D9008) | |--------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|--------------------------| | | Instruction code check | When the corresponding instruction is executed | on is executed ERR. wer is switched on performed PARAMETER OF THE PROPERTY | | INSTRCT. CODE<br>ERR. | 10 | | | Parameter setting check | When power is switched on<br>or reset performed<br>When switched from<br>STOP/PAUSE to RUN/ STEP-<br>RUN | | | PARAMETER<br>ERROR | 11 | | Memory | No END instruction | When M9056 or M9057 is<br>switched on<br>When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | Stop | Flicker | MISSING END<br>INS. | 12 | | error | Instruction execution disable | When CJ, SCJ, JMP,<br>CALL(P), FOR and NEXT<br>instruction is executed<br>When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | | | CAN'T EXECUTE<br>(P) | 13 | | | Format (CHK instruction) check | When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | | | CHK FORMAT<br>ERR. | 14 | | | Instruction execution disable | When interrupt occurs<br>When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | | | CAN'T EXECUTE | 15 | | | RAM check | When power is switched on<br>or reset performed<br>When M9084 is switched on<br>during STOP | | Flicker | RAM ERROR | 20 | | CPU | Operation circuit check | When power is switched on<br>or reset performed | Stop | | OPE. CIRCUIT<br>ERR. | 21 | | error | Watchdog error check | When END instruction is executed | | | WDT ERROR | 22 | | | END instruction unexecution | When END instruction is executed | | | END NOT ERROR | 24 | | | Main CPU check | At any time | 1 | | MAIN CPU DOWN | 26 | | 1/0 | I/O module verify<br>*1: default: STOP | When END instruction is executed (Not checked when M9084 or M9094 is on) | Stop | Flicker | UNIT VERIFY<br>ERR. | 31 | | error | Fuse blow<br>*1: default: RUN | When END instruction is executed (Not checked when M9084 or M 9094 is on) | Run | On | FUSE BREAK<br>OFF. | 32 | <sup>\*1:</sup> Can be changed by parameter setting on peripheral devices. Table 4.4 Self-Diagnosis List (Continued) | | Diagnosis | Diagnosis Timing | CPU<br>Status | "RUN"<br>LED<br>Status | LED Display<br>Message | Error<br>code<br>(D9008) | |-----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------|------------------------|--------------------------------------|--------------------------| | | Control bus check | When FROM, TO instruction is executed | CONTROL-BUS<br>ERR. | | | 40 | | | Special function unit error | When FROM, TO instruction is executed | | | SP. UNIT DOWN | 41 | | | Link module error | When power is switched on or reset performed When switched from STOP/PAUSE to RUN/STEP-RUN | Stop | Flicker | LINK UNIT<br>ERROR | 42 | | Special function | I/O interruption error | When interrupt occurs | | | I/O INT. ERROR | 43 | | module<br>error | Special function<br>module<br>assignment | When power is switched on<br>or reset performed<br>When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | | | SP. UNIT LAY.<br>ERR. | 44 | | | Special function<br>module error<br>*1: default: STOP | When FROM, TO instruction is executed | Stop<br>Run | Flicker | SP. UNIT ERR. | 46 | | | Link parameter<br>error | When power is switched on<br>or reset performed<br>When switched from<br>STOP/PAUSE to RUN/STEP-<br>RUN | Run | On | LINK PARA.<br>ERROR | 47 | | Battery<br>error | Battery low | At any time<br>(Not checked When M9084<br>is on) | Run | On | BATTERY ERROR | 70 | | Operation check error | | When the corresponding | Stop | Flicker | OPERATION<br>ERROR | 50 | | *1: defaul | t: RUN | instruction is executed | RUN | ON | *2 " <chk><br/>ERROR[ ][ ][ ]"</chk> | 30 | <sup>\*1:</sup> Can be changed by parameter setting on peripheral devices. <sup>\*2:</sup> An error only occurs when a CHK instruction is indicated with a 3-digit code. #### 4.4 Parameter Setting Range Parameter setting ranges, user memory allocation contents, I/O device allocation method and automatic refresh of MELSECNET/MINI-S3 are explained in this section. #### 4.4.1 Parameter setting range list Parameter setting involves specifying various PC functions and device ranges as well as allocating the user memory in the memory cassette. The set data is stored in the parameter memory area (the first 3 Kbytes of the user memory area). As given in the table below, default values can be used as they are set with parameter data. Setting ranges shown here can be changed by the peripheral device according to their purpose. Table 4.5 Parameter Setting Range List | Setting | | Ту | pe | Remarks (Refer to | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | item | Default<br>Value | A2ASCPU | A2ASCPU-S1 | Appendix 1.) [When existing software package is used.] | | | Main sequence program capacity | 6K steps | 1 to 14K steps<br>(1K step = in units of 2 Kb | ytes) | Usable with PC type A2A or A3H | | | File register | | 0 to 8K points (1K point = | in units of 2 Kbytes) | Usable with PC type A2A or A3H | | | Extension file register | | 1 block = 16 Kbytes<br>(Block setting for block No<br>vacant memory area)<br>[Automatically set to vacan<br>register setting.] | Usable with PC type A2A Unusable with PC type A3H | | | | Comment capacity | | 0 to 4032 points (in units of 1 Kbyte) [1 Kbyte memory area is a comment capacity.] | Usable with PC type A2A or A3H | | | | Extension comment capacity | | 0 to 3968 points (in units of 64 points = in units of 1 Kbyte) | | Usable with PC type A2A Unusable with PC type A3H | | | Status latch ——— | | | | Usable with PC type | | | Sampling trace | Set the device and the resultant extension file register by the sta and sampling trace modes. Reference Programming Manual (Fundame | | resultant destination by the status latch des. Refer to ACPU | A2A in the A2A's device range. • Set memory capacity with PC type A3H in the A3H's device range. (Refer to ACPU Programming Manual.) | | Table 4.5 Parameter Setting Range List (Continued) | | | | Ту | pe | Remarks (Refer to | |----------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------| | Setting | | Default<br>Value | A2ASCPU | A2ASCPU-S1 | Appendix 1) [When existing software package is used.] | | | Link relay<br>(B) | | B0 to BFFF (in units of 1 p | point) | | | Setting of latch | Timer (T) | • Only for<br>L1000 to | T0 to T255 (in units of 1 p<br>T256 to T2047 (in units of | | Usable with PC type A2A in the A2A's | | (power<br>failure<br>compensa- | Counter (C) | L2047 • Absent | C0 to C255 (in units of 1 p<br>C256 to C1023 (in units of | | device range Usable with PC type A3H in the A3H's | | tion) range | Data<br>register (D) | for others. | D0 to D6143 (in units of 1 | point) | device range | | | Link<br>register (W) | | W0 to WFFF (in units of 1 | point) | | | Setting of internal relay (M), latch relay (L), step relay (S) | | M0 to<br>M999<br>M2048 to<br>M8191<br>L1000 to<br>L2047<br>Absent for<br>S | | | Usable with PC type A2A Usable with PC type A3H in the A3H's device range | | Setting of | T0 to T255 | 100 ms:<br>T0 to T199<br>10 ms:<br>T200 to<br>T255 | <ul> <li>256 points of 100 ms, 10 ms, and retentive timers<br/>(in units of 8 points)</li> <li>Timers have serial numbers.</li> </ul> | | Usable with PC type A2A or A3H | | timer | T256 to<br>T2047 | | <ul> <li>1792 points of 100 ms, 10 ms, and retentive timers (in units of 16 points)</li> <li>Timers have serial numbers.</li> <li>Setting devices D, R, W (Set values for the points exceeding 256 points)</li> </ul> | | Usable with PC type A2A Unusable with PC type A3H | | Setting of | Interrupt<br>counter<br>setting | | Set whether or not an interrupt counter (C224 to C255) is allocated for every point of the interrupt pointer. | | Usable with PC type A2A or A3H | | counter | Number of used points | 256 points<br>(C0 to<br>C255) | 0 to 1024 points (in units of 16 points) Setting devices D, R, W (Set values for the points exceeding 256 points) | | Usable with PC type A2A Unusable with PC type A3H | | I/O number allocation | | | 0 to 64 points (in units of 16 points) Input module/output module Special function module/vacant slot Module type can be entered. | | <ul> <li>Usable with PC type<br/>A2A or A3H PC type<br/>A3H cannot be<br/>registered.</li> </ul> | | Setting of rea | note<br>contact | | <ul> <li>X0 to X1FF (A2AS), X0 to<br/>point for each of run and</li> <li>Setting of only pause cor<br/>performed.</li> </ul> | pause contacts.) | Usable with PC type~ A2A or A3H in the X's device range | Table 4.5 Parameter Setting Range List (Continued) | | | | ту | /pe | Remarks (Refer to | | |---------------------------------|-----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------|--| | Item | Setting | Default Value A2ACPU A2ASCPU-S1 | | Appendix 1.) (When existing software package is used.) | | | | | Fuse blown | Continuation | | | | | | Operation | I/O verify error | Stop | | | | | | mode at<br>the time of<br>error | Operation error | Continuation | Stop/continuation | | Usable with PC type A2A or A3H | | | error | Special function unit check error | Stop | | | | | | STOP → RU<br>mode | IN display | Operation status prior to stop is re-output | Output before stop or afte | er operation execution | Usable with PC type A2A or A3H | | | Print title en | try | | • 128 characters | | Usable with PC types A2A or A3H | | | Keyword en | try | | Max. 6 digits in hexadecimal (0 to 9, A to F) | | Usable with PC type A2A and A3H | | | | Number of link stations | | | | Usable with PC type A2A | | | MELSEC<br>NET II link<br>range | Input/output<br>(X/Y) | | | | <ul> <li>Unusable with PC type<br/>A3H, however, usable<br/>in the range of</li> </ul> | | | setting | Link relay B0 to BFFF (in units of 16 p | | 16 points) | MELSECNET (BW0 to 3FF). | | | | | Link<br>register (W) | | W0 to WFFF (in units of 1 point) | | | | | | | | Number of support units: 0 to 8 units Head I/O number: 0 to 1F0 (A2AS), 0 to 3F0 (A2AS-S1) (in units of 10 <sup>H</sup> ) Name entry: MINI, MINI-S3 Send/receive data: X, M, L, B, T, C, D, W, R, Absent (bit devices in units of 16 points) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MELSECNE | T/MINI, | | Number of retries: 0 to 32 | 2 times | Usable with PC type A2A. | | | MELSECNE<br>link range s | | | FROM/TO response spec | ification: Link priority,<br>CPU priority | Unusable with PC type A3H | | | | | | Faulty station data clear | specification: Retain/clear | | | | | | | Faulty station detection: M, L, B, T, C, D, W, R, Absent (bit devices in units of 16 points) | | | | | | | | Error number: T, C, D, W | , R | | | | | | | Total number of remote s | tations: 0 to 64 stations | | | | | | | Send status setting at lin<br>Test message, OFF d | e error:<br>ata, retention (send data) | | | ### 4.4.2 User memory assignment The memory areas of the built-in RAM and the memory cassette are assigned according to the parameter settings of the peripheral devices. The parameters can be used only with the defaults, however, assign an memory area to them for effective use of the memory. Only the memory areas to be assigned to the upgraded functions are different from those of the A1SCPU. - (1) Memory assignment without parameter settings (defaults) - (a) When no parameters are set, 16-Kbyte defaults are automatically assigned to the memory areas of the built-in RAM or ROM. The area for the sequence program is 6K steps or less, and empty areas are treated as unused. - (2) Memory area assignment with memory settings - (a) When the built-in RAM and an A2SMCA-14KE are used The memory areas are assigned as follows when the built-in RAM and an A2SMCA-14KE are used: 1) A2ASCPU (when the built-in RAM memory capacity is 64 Kbytes) A2ASCPU-S1 (When the built-in RAM memory capacity is 256 Kbytes) - \*1 For using an A2SMCA-14KE, this area can be used as ROM. Even so, the capacities of the extension comment, extension file register, file register and comment areas cannot be increased. - \*2 Calculation of the number of available blocks in the extension file register area $$\frac{(A)-(B)-(C) \text{ Kbytes}}{16}=n$$ with blocks No.1 to No.8. The integer of n represents the number of available blocks between block No.1 and No.8. - \*3 In the sampling trace and status latch data storage areas, the extension file register block numbers are specified on-line. - \*4 In setting extension comments, the memory capacity can be set up to 144 Kbytes plus extension comments (max. 63 Kbytes). If the total memory capacity is over 144 Kbytes, the extension comments are stored in the extension file register area starting from block No.10. Once the extension comments have been stored in the blocks from No.10, the area indicated by \*4 will turn into an empty area reserved for calculating the number of available blocks in the extension file register area ## REMARK If the total memory capacity set in parameters is over 64 Kbytes when an A2ASCPU (the built-in RAM memory capacity is 64 Kbytes) and an attempt at writing is made, the message "CAPACITY EXCEEDED. WRITING IMPOSSIBLE" will appear. Set parameters so that the total memory capacity will not be over 64 Kbytes. # (b) When an A2SMCA-14KP is used When an A2SMCA-14KP is used, the memory areas are assigned as shown below: 1) A2ASCPU (when the built-in RAM memory capacity is 64 Kbytes) A2ASCPU-S1 (when the built-in RAM memory capacity is 256 Kbytes) \*1 For using an A2SMCA-14KP, this area can be used as ROM. By using the area in such a way, the capacities of the extension comment, extension file register, file register and comment areas can be increased. For details of \*2 to \*4, see (a). # POINT Functions using extension file registers and area reserving timing The following describes the functions that use extension file registers, area reserving timing and area reserving priority. Functions using extension file registers and area reserving timing | Function Using Extension<br>File Registers | Area Reserving Timing | Area<br>Reserving<br>Priority | |---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | Extension comment | When writing parameters for setting the extension comment area capacity to the CPU. | 1 | | SFC work area | When writing parameters for setting the microcomputer capacity to the CPU. | 2 | | On-line sampling trace<br>On-line status latch | When setting and writing trace/latch data storage register numbers to the CPU. | 3 | | Extension file register access instruction Access via computer link | Check whether the corresponding block numbers are set and accessible when executing instructions or making access via computer link. | 4 | The SFC program work area uses block No. 2 of the default extension file register. The work area may not be reserved when parameter settings or extension comments are stored in block No.10. For details, see the MELSAP-II Programming Manual. # 4.4.3 Timer and counter setting ranges (1) Timer setting range (a) Default values of the timer setting range are shown below. Number of timer points : 256 points 100 msec timer : T0 to T199 10 msec timer : T200 to T255 Retentive timer : Absent (b) Default values when setting the number of used timer points to 257 or more are shown below. T0 to T199 : 100 msec timer T200 to T255 : 10 msec timer T256 to T2047 : 100 msec timer - (c) Timer types can be set as required by serial numbers in units of 8 points in the range of T0 to T255 and in units of 16 points in the range of T256 to T2047. - (d) The number of points used for the timer can be set as the number of timer points actually used in the sequence program. (Setting to 0 or multiples of 8 is possible.) By setting to the number of timer points actually used, timer processing time after the END instruction can be shortened. (e) Timer set values of T0 to T255 can be specified by constants or word devices; however, timer set values of T256 to T2047 should be specified by word device (D,W,R). The timer set value cannot be specified by a constant. Any required device must be allocated in parameter settings to word devices (D,W,R) to be used for storing timer set value of timers T256 to T2047. - (2) Counter setting range - (a) Default values of the counter setting range are shown below. Number of counter points : 256 points Normal counter : C0 to C255 Interrupt counter : Absent (b) Default values when setting the number of used counter points to 256 or more are shown below. C0 to C255 : Normal counter C256 to C1024 : Normal counter (c) The counters which can be set as interrupt counters are within the range of C224 to C255. Counters outside this range cannot be set as interrupt counters. Set interrupt counters in units of 1 point in the range of C224 to C255 using parameters. Counters of C224 to C255 which are not set for interrupt counters can be used as normal counters. Interrupt counters in the A2ASCPU count the number of interrupts 10 to 131. Interrupt counters C224 to C255 are allocated to interrupt pointers 10 to 131 as shown below. | Interrupt<br>Pointer | Interrupt<br>Counter | Interrupt<br>Pointer | Interrupt<br>Counter | interrupt<br>Pointer | Interrupt<br>Counter | Interrupt<br>Pointer | Interrupt<br>Counter | |----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | 10 | C224 | 18 | C232 | l16 | C240 | 124 | C248 | | l1 | C225 | 19 | C233 | 117 | C241 | 125 | C249 | | 12 | C226 | l10 | C234 | l18 | C242 | 126 | C250 | | 13 | C227 | 111 | C235 | l19 | C243 | 127 | C251 | | 14 | C228 | l12 | C236 | 120 | C244 | 128 | C252 | | 15 | C229 | 113 | C237 | 121 | C245 | 129 | C253 | | 16 | C230 | 114 | C238 | 122 | C246 | 130 | C254 | | 17 | C231 | 115 | C239 | 123 | C247 | l31 | C255 | - (d) The number of used counter points can be set as the actual number of counter points used in the sequence program. (Can be set to 0 points.) - By setting the actual number of counter points to be used, counter processing time after the END instruction can be shortened. - (e) Counter set values of C0 to C255 can be specified by constants or word devices; however, counter set values of C256 to C1023 should be specified by word device (D,W,R). The counter set value cannot be specified by a constant. Word devices to be used for storing set value counters C256 to C1023 must be allocated in parameter settings. # **POINT** When the number of timer points is set to 257 or over or the number of counter points to 256 or over, the set value storage devices (D, R and W) specified when the number of timer and counter points to be used were set are automatically set in serial numbers. <EX.> When the set number of timer points is 512 and the set value storage device is D1000, the D devices (D1000 to D1255) will be given serial numbers and used for storing the set values for the 256 timers from T256 to T511. ## 4.4.4 MELSECNET/MINI-S3 automatic refresh - (1) To execute automatic communications with the batch refresh send/receive data buffer area of the A1SJ71PT32-S3/AJ71PT32-S3 master module, set automatic refresh for MELSECNET/MINI-S3 by using the peripheral device's parameter to write the setting to the A2ASCPU. When an error occurs in the MINI-S3, the error contents are automatically read out. - (2) The I/O devices allocated for send/receive operations by automatic refresh can be used to create a sequence program without modifications. (FROM/TO instructions are not necessary.) # **POINTS** - (1) Parameter setting for automatic refresh can be used to set up to 8 master modules, so that up to 8 modules can be handled with automatic refresh processing. - When 9 or more modules are used, use sequence program FROM/TO instructions. - (2) Automatic refresh is disabled with send/receive data for the partial refresh I/O modules and send/receive data for remote terminal module numbers 1 to 14. Use FROM/TO instructions to handle such data. However, the following remote terminal units are partly intended for automatic refresh: - AJ35PTF-R2 RS-232C interface unit - AJ35PT-OPB-M1-S3 operation box - AJ35T-OPB-P1-S3 operation box - (3) The CPU automatically turns ON the link communications start signal Y(n+18) or Y(n+28) for the master modules set with automatic refresh. It is not necessary to turn the signal ON by using the sequence program. - (4) Automatic refresh of I/O data is processed in batch after the END instruction execution. (3) The parameter setting items, setting ranges, and contents for automatic refresh are as given in the table below. Perform parameter setting the number of times equal to the number of A1SJ71PT32-S3/AJ71PT32-S3 master modules. Table 4.6 Automatic Refresh Parameter Setting Ranges, Items, and Contents | No. | Item | Setting range | Description | |-----|--------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Number of master modules | 1 to 8 modules | Set the total number of used master units. | | 2 | Head I/O<br>number | I/O points of CPU | Set the head I/O number with which the master unit is installed. | | 3 | Name entry | • MINI or MINI-S3 | MINI for I/O dedicated mode (32 points occupied) MINI-S3 for extension mode (48 points occupied) | | 4 | Total number of remote I/O stations | 0 to 64 stations | Set only when MINI is used. This setting is not necessary when MINI-S3 is used since the number of the initial ROM of the master modules is effective. (Ignored when set.) | | 5 | Receive data storage device | M, L, B, T, C, D, W, R, absent (bit devices in units of 16 points) | <ul> <li>Set the devices to store batch refresh send/receive data.</li> <li>Set the head device number.</li> <li>The area equal to the number of stations beginning</li> </ul> | | 6 | Send data<br>storage device | M, L, B, T, C, D, W, R, absent (bit devices in units of 16 points) | with the head device is occupied as the automatic refresh area. (8 points/station x 64 stations = 512 points bit devices) • Use of X/Y for remote I/O range is recommended. | | 7 | Number of retries | 0 to 32 times | Set the number of retries to be made when a communication error occurs. Error is not output when communication is restarted within the set number of the retries. | | 8 | FROM/TO<br>response<br>specification | Link priority, CPU priority<br>(Select the access to the<br>master unit buffer memory.) | (1) Link priority Priority is given to the MINI-S3 link access FROM/TO instructions are kept waiting during link access. • Refreshed receive data can be read at the same timing. • Max. waiting time (0.3 msec + 0.2 msec x number of partial refresh stations) for FROM/TO instructions will be provided. (2) CPU priority Priority is given to CPU's FROM/TO instruction access. This access interrupts in the link access. • Depending on timing, received data being refreshed may be read out. • No waiting time for FROM/TO instructions. | Table 4.6 Automatic Refresh Parameter Setting Ranges, Items, and Contents (Continued) | No. | Items | Setting range | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 9 | Faulty station data clear specification | Retain/clear<br>(receive data) | Retain Retains data for batch/partial refresh. Clear All points set to OFF. | | 10 | Faulty station detection | M, L, B, T, C, D, W, R,<br>absent (bit devices in units<br>of 16 points) | Set the head device to store faulty station detection data. MINI 4 words, MINI-S3 5 words are occupied. | | 11 | Error number | T, C, D, W, R | Set the head device to store error code when an error occurs. MINI 1 word, MINI-S3 (1 + number of remote terminals) words | | 12 | Line error check setting (line error) Sending test message Sending OFF data Sending data immediately before a line error occurrence | | Set the data communications method to check faulty position when an line error occurs. | # POINTS - (1) Refer to the following manual for details of MELSECNET/MINI-S3. - AJ71PT32-S3 MELSECNET/MINI-S3 Master Module User's Manual - A1SJ71PT32-S3 MELSECNET/MINI-S3 Master Module User's Manual. - (2) Refer to the operating manuals of the peripheral devices for parameter setting methods. # 4.5 Operation Processing Methods This section describes A2ASCPU operation processing. # 4.5.1 Stored program repeat operations system This A2ASCPU operation processing method is a stored program repeat operations system. This is shown in Fig. 4.2. # (1) Stored program system - (a) The user program system for executing operations is stored in the CPU memory areas in the PC. In operation execution, instructions in the stored program are serially read to the CPU and, according to the execution results of these instructions, the status of each device is controlled. - (b) The stored program system is a system of storing the user program to CPU memory areas in advance. # (2) Repeat operations system (a) The PC executes the program stored in CPU memory areas in order from step 0 to the END (FEND) instruction. After End (FEND) instruction execution, the present values of the timer and counter are updated, internal processing such as self-diagnostic check are executed, and the program is returned to step 0. The system which repeatedly executes this series of processing is referred to as the repeat operations system. Fig.4.1 Repeated Operation Processing # 4.5.2 Initial processing Initial processing starts the sequence program operation. Initial processing is carried out when the PC CPU power supply is turned on or when the RESET switch of the PC CPU is pressed. The following processes are executed during initial processing. The initial processing time is 2 to 3 seconds, depending on system configuration. (1) I/O modules initialization Resets and initializes the I/O modules. - (2) Data memory clear - (a) Clears the data memory unlatched. The latched data memory area is set with a single parameter from the peripheral device. - (b) Clears Y if Y corresponding to the areas occupied by input modules and not occupied by any module are used as internal relays M. - (3) Link parameter setting When the A2ASCPU is used as the master station in MELSEC-NET(II), set the link parameter data to the data link module to initiate data link. (4) I/O address allocation Allocates I/O addresses to the I/O modules loaded on the base unit. For further details, see Section 4.8.1. (5) I/O modules data entry Enters the types of I/O modules loaded on the base unit. I/O module data is used to verify the I/O modules. (6) Self-diagnosis The PC CPU conducts self-checks when it is powered up or reset. For details, see Section 4.3.1. # 4.5.3 END processing Returns the PC CPU to step 0 in the repeated operation processing. The following processing are performed after the [END] (FEND) instruction is executed. (1) Self-diagnosis Checks for fuse blown, I/O modules verify error, battery power reduction, etc. For further details, see Section 4.3.1. (2) Timer/counter processing. Updates timer/counter present values and contact status. (3) Constant scan processing Allows the repeated operation processing to be initiated after the specified constant scan time (set to special data register D9020). (4) Data communication processing with data access unit Data transfer is executed between PC CPU and data access unit when data transfer is requested by a data access unit such as computer link module. (5) Link refresh processing Executed when a link refresh request is made by a link module. (6) Sampling trace processing Stores the specified device status to the sampling trace area when the sampling trace is executed every scan (after END execution). (7) RUN/STOP switch position check Changes the PC CPU operating status in accordance with the RUN/STOP switch position. For transition processing to the RUN, STOP, PAUSE and STEP-RUN actions, see Section 4.5.5. # 4.5.4 Operation processing at momentary power failure occurrence The PC CPU detects any momentary power failure when the input line voltage to the power supply module falls below the defined value. When the PC CPU detects any momentary power failure, the following operations will be executed. - (1) Momentary power failure within 20 msec - (a) The operation processing is stopped with the output retained. - (b) The operation processing is resumed when normal status is restored. - (c) The watchdog timer (WDT) keeps timing while the operation is at a stop. For example, if a momentary power failure of 15 msec occurs when the scan time is 190 msec, a watchdog timer error (200 msec) results. Fig. 4.2 Operation Processing at Occurrence of Momentary Power Failure (2) When a momentary power failure exceeds allowable momentary power failure time The PC CPU is reset to the initial start state. This state allows operation processing which is the same as that when the power is turned ON or the CPU is reset by using the reset switch. # REMARK The momentary power failure time is different depends on used power supply module. Refer to section 6.1.1. # 4.6 RUN, STOP, PAUSE, STEP-RUN Operation Processing The PC CPU is operated in the RUN, STOP, PAUSE and STEP-RUN states as described below. The following describes the PC CPU operation processing in specific operation states. # (1) RUN operation processing - (a) RUN indicates repeated operation of the sequence program in order of step 0 to END(FEND) instruction. - (b) When the CPU enters the RUN state, the output state saved at the time of STOP is output according to the STOP → RUN output mode setting made with parameters. - (c) The processing time required until the sequence program operation starts after STOP to RUN switching is usually 1 to 3 seconds including a little variation due to the system configuration. - (d) The processing mentioned in (6) is repeated until the RUN state is switched to another state. # (2) STOP operation processing - (a) STOP indicates a stop of the sequence program operation by using the RUN/STOP switch or remote STOP (see Section 4.3). - (b) When the CPU is set to STOP, the output status is saved and all outputs are switched OFF. Data other than outputs (Y) is retained. - (c) The processing mentioned in (6) is repeated until the STOP state is switched to another state. ## (3) PAUSE operation processing - (a) PAUSE indicates a stop of the sequence program operation with the output and data memory status retained (see Section 4.3). - (b) The processing indicated in (6) is repeated until PAUSE is switched to another state. ## (4) STEP-RUN operation processing - (a) STEP-RUN indicates a RUN mode which allows the sequence program operation processing to be stopped or continued per instruction by using the peripheral device (see Section 4.3). - (b) The execution state can be checked as the operation processing is stopped with the output and data memory status retained. - (c) The processing indicated in (6) is repeated until STOP-RUN is switched to another state. # (5) PC CPU operation processing by RUN/STOP key switch shifting | PC CPU Operation<br>Processing<br>RUN/STOP Key<br>Switch Shifting | Sequence Program Operation<br>Processing | External Output | Data Memory (Y, M, L, S, T, C, D) | Remarks | |-------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------| | RUN→STOP | The operation continues to the END instruction and stops. | The OS saves the output status and turns OFF all outputs. | The status right before the STOP state is retained. | | | STOP→RÚN | The operation starts. | The output depends on the output mode of the parameter when shifting the key switch from STOP to RUN. | The operation restarts from the point right before the STOP state. | | # (6) Operation processing by RUN/STOP key switch shifting | Processing RUN /STOP Key Switch Position | I/O Refresh<br>(in Refresh<br>Mode) | Self-<br>diagnosis<br>Check | Timer/count-<br>er Current<br>Value<br>Updating<br>And<br>Contact<br>On/Off | Constant<br>Scan (when<br>Constant<br>Scan la Set) | Computer<br>Link Unit<br>Data<br>Communicati<br>on | Link Refresh | Sampling<br>Trace | RUN/STOP<br>Key Status<br>Check | Remarka | |------------------------------------------|-------------------------------------|-----------------------------|-----------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--------------|-------------------|---------------------------------|---------| | RUN<br>(END processing) | Executed | Executed | Executed | Executed | Executable | Executable | Executed | Executed | | | STOP | Executed | Executed | _ | _ | Executable | Executable | _ | Executed | | # (7) Processing by key switch shifting in response to requests from peripheral devices | Key Switch<br>Position | | | RUN | | | | |--------------------------------|-----------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------|--| | Request from peripheral device | CPU Operation<br>Processing | Sequence Program<br>Operation Processing | External Output | Data Memory (Y, M, L, S, T, C, D) | _ | | | Request on sequence | RUN contact ON | The operation continues to the END instruction and stops. | The OS saves the output status and turns OFF all outputs. | The status right before the STOP state is retained. | RUN not executable | | | setting | When MODAL in ON | | The operation stops at the step specified by the peripheral device. | | PAUSE not executable | | | Request from peripheral | PAUSE (when M9040 is ON) | The operation continues to the END processing and stops. | The output status is retained. | The status right before the PAUSE state is retained. | PAUSE not executable | | | device's PC test function | STEP-RUN | The operation stops at the step specified by the peripheral device. | | The operation restarts from the status right before it was suspended. | STEP-RUN not executable | | # 4.7 Special Function Module I/O Allocation By registering the types of the following special function modules during I/O allocation by peripheral devices, dedicated instructions associated with the modules can be used. | Special Module | Туре | Type to be registered | |-----------------------------------------|----------------------------|-----------------------| | High speed counter module | AD61 (S1) | AD61 | | Memory card/Centronics interface module | AD59 (S1) | AD59 | | | AJ71C24 (S3, S6, S8) | C24S3 | | Computer link module (no-protocol mode) | AJ71UC24 | C24 | | | A1SJ71C24 (R2, PRF,<br>R4) | C24 | | Terminal interface module | AJ71C21 (S1) | C21 | | MELSECNET/MINI-S3 data link | AJ71PT32-S3 | PT32S3 | | module | A1SJ71PT32-S3 | PT32S3 | | CRT/LCD controller module | AD57 (S1) | AD57 (S1) | | OTTI/LOD CONTROLLER MODULE | AD58 | AD58 | # 4.8 Handling Instructions - (1) Do not subject the CPU module and memory cassette to impact or shock. - (2) Do not remove printed circuit boards from the housing. There are no user-serviceable parts on the boards. - (3) Ensure that no conductive debris can enter the module. If it does, make sure that it is removed. Guard particularly against wire offcuts. - (4) Tighten the module mounting and terminal screws as specified below. | Screw | Tightening Torque<br>N.cm [kg.cm] (lb.inches) | |------------------------------------------------|-----------------------------------------------| | Module terminal block installation screws (M4) | 98 [10] (8.66) to 137 [14] (12.13) | | Module mounting screws (M4) | 78 [8] (6.93) to 118 [12] (10.39) | (5) To load the module onto the base, hook the two lower lugs into the cut out and gently swing the module into place. Ensure that the top catch engages. To remove, press the top catch and swing the module out before unhooking the lower lugs. (See Section 9.5 for detail.) # **MEMO** # 4.9 Part Identification and Setting of A2ASCPU ## 4.9.1 Part identification | No. | Name | Function | | | | |------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | (2) | "RUN" LED | ON: A sequence program operation is being executed with the RUN key switch set in the RUN position. (The LED remains lit if an error (Section 11.3), which permits sequence operation to continue, occurs. The RUN LED goes out in the following cases. 100/200 VAC is not supplied to the A2ASCPU. The RUN key switch is in the STOP position. The remote STOP signal is input. The remote PAUSE signal is input. The RUN LED flashes in the following cases. An error which causes sequence operation to stop is detected by the self-diagnosis function. The latch clear operation is executed. | | | | | (3) | "ERROR" LED | ON: The self-diagnosis function detects an error. (When the detected error is set to "not lit" in the ERROR LED indication priority setting OFF: No error occurs or a malfunction is detected by the [CHK] instruction. Flashing: An annunciator (F) is turned ON by the sequence program. | | | | | (4) | RS-422 connector | <ul> <li>Used to connect a peripheral device to write/read, monitor, or test a program with a peripheral device.</li> <li>Close with the cover when not connected to a peripheral device.</li> </ul> | | | | | (5) | Cover | <ul> <li>Protects A2ASCPU printed circuit board, memory cassette, RS-422 connector, battery, et</li> <li>Execute the following operations with the cover open.</li> <li>Memory cassette connection/disconnection</li> <li>Setting a dip switch</li> <li>Connection to battery connector</li> <li>For mounting the module to the base unit battery replacement</li> </ul> | | | | | (6) | Module fixing screws | For mounting the module to the base unit | | | | | (7) | Battery | <ul> <li>For refaining the base unitretains data such as programs, device latch<br/>ranges, file registers, etc. (See 8.2 for battery replacement.)</li> </ul> | | | | | (8) | Dip switch | Used for setting the memory-protect function. (See sections 4.9.2) | | | | | (9) | Battery connector | For connection to the battery | | | | | (10) | Memory cassette installing connector | For installing the memory cassette (A2ASMCA-14KP/14KE) (With a memory cassette installed, ROM automatically becomes available.) | | | | # 4.9.2 Memory protect switch setting The memory protect switches are used for protecting RAM memory data from being overwritten by accidental incorrect operation of peripheral device. (When the CPU equipped with a memory cassette is operated using ROM or EEPROM, the memory switch settings will be invalid.) The function prevents overwriting and deleting of the program once it has been written. To change the contents of RAM memory, turn OFF all the memory protect switches. The switches are OFF when delivered. # **POINTS** - (1) For using the memory protect function, check the addresses (step numbers) in each memory area (sequence program, comment, sampling trace, status latch and file register) to set the switches. - (2) Do not use the memory protect function for the data storage areas when either a sampling trace or a status latch is executed. If used, the data executed cannot be stored in memory. # REMARK When an A2SMCA-14KE is used, the memory protect function is available with its memory protect setting pins. See Section 8.1.4. ### 4.9.3 Latch clear To clear the latch using the RUN/STOP switch, follow the steps described below. Once it is cleared, the unlatched devices will be also cleared. - (1) Turn the RUN/STOP switch from the "STOP" position to the "L.CLR" position several times to make the "RUN" LED start flashing at very short intervals (ON for approx. 0.2 second and OFF for 0.2 second). The quickly flashing LED indicates that the preparations for latch clear have been completed. - (2) After the "RUN" LED has started flashing quickly, again turn the RUN/STOP switch from the "STOP" position to the "L.CLR" position. Latch clear will be completed, and the "RUN" LED will go off. To cancel latch clear, turn the RUN/STOP switch to the "RUN" position to bring the A2ASCPU into the RUN status, or to the "RESET" position to reset the A2ASCPU. # REMARK Latch clear can be executed by the GPP function. Latch clear by an A6GPP, for example, is achieved by "Device All Clear" of the PC mode test function. For details of operation, see the operating manual covering the GPP function. # 5. POWER SUPPLY MODULE # 5.1 Specifications # 5.1.1 Power supply specifications Table 5.1 shows the specifications of power supply modules. Table 5.1 Power Supply Module Specifications | | | Ci Cuppiy Mou | Table 5.1 Fower Supply Module Specifications | | | | | | |----------------------------------|---------------|---------------------------------------------------------------------------|----------------------------------------------|-------------------------------|--|--|--|--| | Ite | m | | Specifications | | | | | | | | | A1S61P | A1S62P | A1S63P | | | | | | Base loading position | | Power supply mo | dule loading slot | | | | | | | Input voltage | | 100 to 120 VAC*<br>(85 to 132 VAC) | 10%<br>15% | DC24V <sup>+30%</sup><br>-35% | | | | | | mput voitage | | 200 to 240 VAC* (170 to 264 VAC) | 10%<br>~15% | (15.6 to<br>31.2 VDC) | | | | | | Input frequency | | 50/60 Hz ±3 Hz | | | | | | | | Max. input appare | ent power | 105 VA | | 41W | | | | | | Input current | | 20A within 8 mse | c | 81A<br>within 1 msec | | | | | | Rated output | 5 VDC | 5 A | 3 A | 5A | | | | | | current | 24 VDC±10% | | 0.6 A | | | | | | | *1 Overcurrent | 5 VDC | 5.5 A or higher | 3.3 A or higher | 5.5 A or higher | | | | | | protection | 24 VDC | | 0.66 A or higher | | | | | | | *2 Overvoltage | 5 VDC | 5.5 to 6.5 V | 5.5 to 6.5 V | 5.5 to 6.5 V | | | | | | protection | 24 VDC | | | | | | | | | Efficiency | | 65% or higher | | | | | | | | Power indicator | | Power LED display | | | | | | | | Terminal screw si | ze | M3.5 x 7 | | | | | | | | Applicable wire si | ze | 0.3 to 2 mm <sup>2</sup> | | | | | | | | Applicable solderl | ess terminal | V1.25-3.5, V1.25-YS3A, 2-3.5, 2-YS3A<br>V1.25-M3, V2-YS3A, V2-S3, V2-YS3A | | | | | | | | Applicable tightening torque | | 6 to 9 kg/cm | | | | | | | | External dimensio | ns mm (inch) | 130 x 55 x 94 (5.1 | 2 x 2.17 x 3.70) | | | | | | | Weight kg (lb) | | 0.53 (1.17) | 0.55 (1.21) | 0.5 (1.1) | | | | | | *3 Allowable mon<br>failure time | nentary power | within 20 msec | within 1 msec | | | | | | # **POINTS** # \*1 : Overcurrent protection The overcurrent protection device shuts off the 5V, 24 VDC circuit and stops the system if the current flowing in the circuit exceeds the specified value. When this device is activated, the power supply module LED is switched OFF or dimly lit. In this case, remove any cause of overcurrent and start up the system. # \*2 : Overvoltage protection The overvoltage protection device shuts off the 5 VDC circuit and stops the system if 5.5 to 6.5 V voltage is applied to the circuit. When this device is activated, the power supply module LED is switched OFF. In this case, switch OFF, then ON the input power to restart the system. The power supply module must be changed if the system is not booted and the LED remains OFF. # \*3 : Allowable momentary power failure time This value indicates the momentary power failure time allowed for the PC CPU and varies according to the power supply module used with the PC CPU module. The allowable momentary power failure time for a system in which an A1S63P is used is defined that it starts when the primary power supply of the 24 VDC stabilized power supply of the A1S63P is turned OFF and lasts until the 24 VDC becomes less than the specified voltage (15.6 VDC). # 5.1.2 Selection of power supply module Select the power supply module according to the total current consumption of I/O modules, special-function modules, and peripheral device supplied by that power supply module. When the extension base A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B or A58B is used, power is supplied from the power supply module of main base. Therefore, this points should also be taken into consideration. Section 2.3 gives the details of I/O module, special-function module, and 5 VDC current consumption of a peripheral device. - (1) When extension base A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B or A58B is used, the 5 VDC power is supplied from the power supply module of the main base unit via the extension cable. Therefore, when the A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B or A58B is used, note the following points: - (a) Select 5 VDC capacity of power supply module in the main base unit so that in can cover the current consumption of 5 VDC use for the A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B or A58B. ### Example: Assuming that the 5 VDC current consumption of main base unit is 3 A and the 5 VDC current consumption of A1S55B(S1) is 1 A, it is required to select the A61P(5 VDC, 5 A) for the power supply module on the main base unit. (b) Since the power supplied to the A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B or A58B via the extension cable, some voltage drop occurs over the cable. It is necessary to select the power supply module and cable length which provide 4.75 VDC or more at the receiving end. For details of voltage drop. etc., refer to Section 7.1.3 "Application standards of extension base unit". # 5.2 Handling This section gives handling instructions, PC nomenclature and hardware setting instructions. # 5.2.1 Handling instructions - (1) Do not subject supply module and memory cassette to impact or shock. - (2) DO not remove printed circuit boards form the housing. There are no user-serviced parts on the boards. - (3) Ensure that no conductive debris can enter the module. If it does, make sure that it is removed. Guard particularly against wire offcuts. - (4) Tighten the module mounting and terminal screws as specified below. | Screw | Tightening Torque N.cm<br>[kg.cm] (lb.inches) | | |---------------------------------------------------|-----------------------------------------------|-------------------------------| | Power supply module terminal block terminal screw | (M3.5) | 59[6](0.24) to 88[9](0.35) | | Module mounting screws | (M4) | 78[8](6.93) to 118[12](10.39) | # 5.3 Names and Purposes of Parts and Settings The names and purposes of parts of the power supply module are described below. | No. | Name | Purpose | |------|-------------------------|-------------------------------------------------------------------------------------------| | (5) | LG terminal | Used to ground the power supply filter. Provided with a potential half the input voltage. | | (6) | Power input<br>terminal | Used to connect to 100 or 200 VAC power supply. | | (7) | Power input<br>terminal | Used to connect to a 24 VDC power supply. | | (8) | Terminal screw | M3.5 x 7 | | (9) | Terminal cover | Used to protect the terminal block. | | (10) | Module mounting screw | Used to secure the module to the base unit. | # POINT If the power supply voltage setting is different from actual power supply voltage, the following problem will occur. | | Power Sup | ply Voltage | |-----------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------| | | 100 VAC | 200 VAC | | Setting for 100 VAC (the operating voltage switching terminals are shorted) | | The power supply module will be destroyed. (The CPU will not cause problem.) | | Setting for 200 VAC (the operating voltage switching terminals are open) | The power supply module will not cause problem. The CPU will not operate. | | # 6. BASE UNIT AND EXTENSION CABLE # 6.1 Specifications # 6.1.1 Specifications of base units # (1) Specifications of main base units Table 6.1 Main Base Unit Specifications | item Model | A1S32B | A1S33B | A1S35B | A1S38B | | | | | | | | | |----------------------------|----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|--| | Loaded I/O modules | 2 can be loaded | 3 can be loaded | 5 can be loaded | 8 can be loaded | | | | | | | | | | Extension connection | Enabled | | | | | | | | | | | | | Installation hole size | φ6-mm (0.24 inch) slot (for M5 screw) | | | | | | | | | | | | | External dimensions mm(in) | 220 x 130 x 28<br>(8.66 x 5.12 x 1.10) | 255 x 130 x 28<br>(10.04 x 5.12 x 1.10) | 325 x 130 x 28<br>(12.80 x 5.12 x 1.10) | 430 x 130 x 28<br>(16.93 x 5.12 x 1.10) | | | | | | | | | | Weight kg(lb) | 0.52 (1.14) | 0.65 (1.43) | 0.97 (2.13) | | | | | | | | | | | Accessory | Four mounting screws (M5 x 25) | | | | | | | | | | | | # (2) Specifications of extension base units Table 6.2 Extension Base Unit Specifications | Item Model | A1S65B(S1) | A1S68B(S1) | A1S52B(S1) | A1S55B(S1) | A1S58B(S1) | | | | | | |-------------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------|-----------------|--|--|--|--|--| | Loaded I/O modules | 5 can be loaded | 8 can be loaded | 2 can be loaded | 5 can be loaded | 8 can be loaded | | | | | | | Power supply module loading | Required | <del></del> | Not required | | | | | | | | | Installation hole size | \$6-mm (0.24 inch) slot (for M5 screw) | | | | | | | | | | | Terminal screw size | _ | _ | M4 x 6 (FG terminal) | | | | | | | | | Applicable wire size | _ | _ | 0.75 to 2 mm <sup>2</sup> | | | | | | | | | Applicable solderless terminal size | | _ | (V)1.25-4, (V)1.25-YS4, (V)2-YS4A (Applicable tightening torque: 12 kg/cm (67.1 lb/inch) | | | | | | | | | External dimensions mm(inch) | 315 x 130 x 28<br>(12.40 X 5.12 X<br>1.10) | 420 x 130 x 28<br>(16.54 X 5.12 X<br>1.10) | 135 x 130 x 28<br>(5.31 X 5.12 X<br>1.10) | 5.31 X 5.12 X (10.24 X 5.12 X | | | | | | | | Weight kg(lb) 0.71 (1.56) | | 0.95 (2.09) | 0.38 (0.84) | | | | | | | | | Accessory | Four mounting scr | rews (M5 x 25) | *1 One dustproof cover (for I/O module) Four mounting screws (M5 x 25) | | | | | | | | <sup>\*1:</sup> For the installation of the dustproof cover, see Section 9.6. # POINT When using either base unit A1S52B(S1), A1S52B(S1) or A1S58B(S1) which do not require supply module, refer to Section 5.1.2 "Selection of power supply module" and Section 6.1.3. # 6.1.2 Specifications of extension cables Table 6.3 shows the specifications of extension cables which can be used for the A2ASCPU system. Table 6.3 Extension Cable Specifications | Model | A1SC01B | A1SC03B | A1SC12B | A1SC30B | A1SC60B | A1SC05NB | A1SC07NB | | |----------------------------------------------------------------|---------------|----------------|----------------------------------------------------|-------------|-------------|-------------|-------------|--| | Cable<br>length m(ft) | 0.055 (0.18) | 0.33 (1.08) | 1.2 (3.94) | 3.0 (9.84) | 6.0 (19.68) | 0.45 (1.48) | 0.7 (2.3) | | | Resistance<br>value of 5<br>VDC supply<br>line (Ω at<br>55 °C) | 0.02 | 0.021 | 0.055 | 0.121 0.182 | | 0.037 | 0.045 | | | Application | Connection be | etween main ba | Connection between main base unit and A5[]B/A6[]B. | | | | | | | Weight<br>kg(lb) | 0.025 (0.055) | 0.01 (0.022) | 0.20 (0.44) | 0.4 (0.88) | 0.65 (1.43) | 0.2 (0.44) | 0.22 (0.48) | | # 6.1.3 Application standards of extension base unit (A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B, A58B) When an extension base unit of models A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B, or A58B is used, make sure a voltage of 4.75 V or above is supplied to the receiving end (at the module installed in the last slot of the extension base unit). With the A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B, or A58B extension base unit, 5 VDC is supplied from the power supply module of the main base unit via extension cable. Therefore, some voltage drop occurs over the extension cable and the specified voltage is not supplied to the receiving end, resulting in mis-input and mis-output. If the voltage at the receiving end is less than 4.75 V, use an extension base unit of models A1S65B(S1), A1S68B(S1), A65B, or A68B equipped with a power supply unit. ### (1) Selection conditions The voltage received by the module installed in the last slot of an extension base unit A1S52B(S1), A1S55B(S1), A1S58B(S1), A55B, or A58B must be 4.75 V or above. Since the output voltage of the power supply module is set at 5.1 V or above, the voltage drop must be 0.35 V or less. # (2) Classification of voltage drop Voltage drop is classified into (a), (b), and (c) as follows according to the connecting method and type of extension base units. - (a) Voltage drop of a main base unit - (b) Voltage drop of an extension base unit - (c) Voltage drop over an extension cable # (3) Calculation of the receiving-end voltage | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------------|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------| | A2AS<br>CPU | | | | | | | | | | | | | | | | | | VCPU | Vo | V <sub>1</sub> | V <sub>2</sub> | V <sub>3</sub> | V <sub>4</sub> | V <sub>5</sub> | V <sub>6</sub> | V <sub>7</sub> | <br>Va | Vg | V <sub>10</sub> | V <sub>11</sub> | V <sub>12</sub> | V <sub>13</sub> | V <sub>14</sub> | V <sub>15</sub> | | lcpu | lo | 11 | l <sub>2</sub> | lз | 14 | l <sub>5</sub> | 16 | 17 | lg | l <sub>9</sub> | l <sub>10</sub> | 111 | 112 | 113 | 114 | l <sub>15</sub> : | VCPU, Vo to V7: Voltage drop of each slot of a main base unit ICPU, lo to l7 : Current consumption of each slot of a main base unit V8 to V15 : Voltage drop of each slot of an extension base unit la to l<sub>15</sub> : Current consumption of each slot of an extension base unit (a) Calculation of voltage drop of a main base unit (A1S32B, A1S33B, A1S35B, A1S38B) Each slot of a main base unit has a resistance of 0.007 $\Omega$ . Calculate the voltage drop of each slot, and obtain the total voltage drop of a main base unit. 1) Voltage drop of a CPU module: VCPU $$VCPU = 0.007 \times (0.4 + l_0 + l_1 + l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 2) Voltage drop of slot 0: Vo $$V_0 = 0.007 \times (l_0 + l_1 + l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 3) Voltage drop of slot 1: V1 $$V_1 = 0.007 \times (|1 + |2 + |3 + |4 + |5 + |6 + |7 + |8 + |9 + |10 + |11 + |12 + |13 + |14 + |15)$$ 4) Voltage drop of slot 2: V<sub>2</sub> $$V_2 = 0.007 \times (l_2 + l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 5) Voltage drop of slot 3: V<sub>3</sub> $$V_3 = 0.007 \times (l_3 + l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 6) Voltage drop of slot 4: V4 $$V_4 = 0.007 \times (l_4 + l_5 + l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 7) Voltage drop of slot 5: V<sub>5</sub> $$V_5 = 0.007 \times (15 + 16 + 17 + 18 + 19 + 110 + 111 + 112 + 113 + 114 + 115)$$ 8) Voltage drop of slot 6: V<sub>6</sub> $$V_6 = 0.007 \times (l_6 + l_7 + l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 9) Voltage drop of slot 7: V7 $$V_7 = 0.007 \times (I_7 + I_8 + I_9 + I_{10} + I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 10)Total voltage drop of a main base unit: VK $$V_K = V_{CPU} + V_0 + V_1 + V_2 + V_3 + V_4 + V_5 + V_6 + V_7$$ (b) Calculation of voltage drop of an extension base unit (A1S52B, A1S55B, A1S58B) Each slot of an extension base unit has a resistance of 0.006 $\Omega$ . Calculate the voltage drop of each slot, and obtain the total voltage drop of an extension base unit. 1) Voltage drop of slot 8: V8 $$V_8 = 0.006 \times (l_8 + l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 2) Voltage drop of slot 9: V9 $$V_9 = 0.006 \times (l_9 + l_{10} + l_{11} + l_{12} + l_{13} + l_{14} + l_{15})$$ 3) Voltage drop of slot 10: V<sub>10</sub> $$V_{10} = 0.006 \times (I_{10} + I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 4) Voltage drop of slot 11: V<sub>11</sub> $$V_{11} = 0.006 \times (I_{11} + I_{12} + I_{13} + I_{14} + I_{15})$$ 5) Voltage drop of slot 12: V<sub>12</sub> $$V_{12} = 0.006 \times (l_{12} + l_{13} + l_{14} + l_{15})$$ 6) Voltage drop of slot 13: V<sub>13</sub> $$V_{13} = 0.006 \times (I_{13} + I_{14} + I_{15})$$ 7) Voltage drop of slot 14: V<sub>14</sub> $$V_{14} = 0.006 \times (l_{14} + l_{15})$$ 8) Voltage drop of slot 15: V<sub>15</sub> $$V_{15} = 0.006 \times I_{15}$$ 9) Total voltage drop of an extension base unit: Vz $$V_Z = V_8 + V_9 + V_{10} + V_{11} + V_{12} + V_{13} + V_{14} + V_{15}$$ - (c) Calculation of voltage drop over extension cables - [1] Total current consumption of an extension base unit: Iz $$|Z = |8 + |9 + |10 + |11 + |12 + |13 + |14 + |15$$ [2] Voltage drop over an extension cable: Vc $V_C$ = (Resistance of an extension cable) x $I_Z$ Resistance of extension cables A1SC01B ..... $0.02 \Omega$ A1SC30B ..... $0.121 \Omega$ A1SC03B ..... $0.021~\Omega$ A1SC60B ..... $0.182~\Omega$ A1SC07B ..... 0.036 $\Omega$ A1SC05NB .... 0.037 $\Omega$ A1SC12B ..... $0.055~\Omega$ A1SC07NB .... $0.045~\Omega$ (d) Voltage at the receiving end $$(5.1 \text{ (V)} - \text{VK} - \text{VZ} - \text{VC}) \ge 4.75 \text{ (V)}$$ # POINT If 3 extension base units are installed, determine the voltage at the receiving end as follows: (1) Calculation of voltage drop at the main base unit Determine the voltage drop at individual slots by multiplying the resistance of one slot $(0.007~\Omega)$ by the [sum of current consumptions of all slots in the main base unit + sum of current consumptions of all slots in the 1st, 2nd and 3rd extension base units], then sum the voltage drops at the individual slots. (2) Calculation of voltage drop at 1st extension base unit Determine the voltage drop at individual slots by multiplying the resistance of one slot $(0.006~\Omega)$ by the [sum of current consumptions of all slots in the 1st extension base unit + sum of current consumptions of all slots in the 2nd and 3rd extension base units], then sum the voltage drops at the individual slots. (3) Calculation of voltage drop at 2nd extension base unit Determine the voltage drop at individual slots by multiplying the resistance of one slot $(0.006~\Omega)$ by the [sum of current consumptions of all slots in the 2nd extension base unit + sum of current consumptions of all slots in the 3rd extension base unit], then sum the voltage drops at the individual slots. (4) Calculation of voltage drop at 3rd extension base unit Determine the voltage drop at individual slots by multiplying the resistance of one slot $(0.006~\Omega)$ by the [sum of current consumptions of all slots in the 3rd extension base unit], then sum the voltage drops at the individual slots. (5) Calculation of voltage drop in the extension cable Calculate the sum of (a) + (b) + (c): - (a) (Resistance of the extension cable that connects the main base unit and 1st extension base unit) x (sum of current consumptions of 1st, 2nd and 3rd extension base units) - (b) (Resistance of the extension cable that connects the 1st extension base unit and 2nd extension base unit) x (sum of current consumptions of 2nd and 3rd extension base units) - (c) (Resistance of the extension cable that connects the 2nd extension base unit and 3rd extension base unit) x (total current consumption of 3rd extension base unit) - (6) Checking the voltage at the receiving end5.1 (sum of (1) through (5)) ≥ 4.75 (V) (4) Examples (a) Calculation of voltage drop of a main base unit $$VK = 0.007 \times \{0.4 + 0.05 \times (8 + 7 + 6 + 5 + 4 + 3 + 2 + 1) + (0.27 \times 8) \times 8\} = 0.13636$$ (b) Calculation of voltage drop of an extension base unit $$VZ = 0.006 \times 0.27 \times (8 + 7 + 6 + 5 + 4 + 3 + 2 + 1) = 0.05832$$ (c) Calculation of voltage drop over an extension cable $$VC = 0.036 \times (0.27 \times 8) = 0.07776$$ (d) Voltage at the receiving end $$5.1 - 0.13636 - 0.05832 - 0.07776 = 4.82756(V)$$ Since the voltage at the receiving end is more than 4.75V, the above system can be put into operation. (5) Minimizing the voltage drop Try the following to minimize the voltage drop: (a) Change the positions of modules. Install the modules in a main base unit from slot 0 in the descending order of current consumption. Install the modules of small current consumption in extension base units. (b) Connect the base units in series. By connecting the base units in series (connecting an extension cable to the left side of a main base unit), the voltage drop of the main base unit can be minimized. But when a long extension cable is used for this connection, the extension cable may cause a larger voltage drop than that of the main base unit. In such a case, calculate the voltage drop as mentioned in (3). (c) Use a short extension cable. The shorter the extension cable, the smaller the resistance it has, consequently minimizing its voltage drop. Use as short extension cables as possible. MELSEC-A # 6.2 Handling This section gives base unit handling instructions, notes on using the extension bases, nomenclature and hardware setting instructions. # 6.2.1 Handling instructions - (1) Do not subject the base unit to impact or shock. - (2) Do not remove printed circuit boards form the housing. There are no user-serviced parts on the boards. - (3) Ensure that no conductive debris can enter the module. If it does, make sure that it is removed. Guard particularly against wire offcuts. # 6.2.2 Nomenclature and settings (1) Main base unit (A1S32B, A1S35B, A1S38B) # IMPORTANT Only one single extension base unit can be loaded to the main base unit. Loading two extension base units to the extension connectors of the main base unit could cause an I/O error. # (2) Extension base units # 6.2.3 Installing a DIN rail Both the main base units and extension base units are equipped with hooks used for mounting to a DIN rail. The following explains the method of mounting a DIN rail: (1) Applicable DIN rails (JIS-C2B12) TH35-7.5 Fe TH35-7.5 AI TH35-15 Fe # (2) Intervals of mounting screws When a TH35-7.5 Fe or TH35-7.5 Al rail is mounted, fix it with screws with intervals of 200 mm or less between each of the screws. ## 6.3 Extension Base Number Setting (A1S[][]B-S1 Extension Base Units Only) This section describes the method for setting the extension base unit numbers when extension base units are used. ## Extension base unit number setting | | Setting | | | |------------------------------------------|-------------|-------------------------------|-------------------------------| | | 1st | 2nd | 3rd | | Setting of number-<br>setting connectors | T UNIT 7 1 | T UNIT 7 1 00 1 2 00 2 3 00 3 | T UNIT 7 1-00-1 2-00-2 3-00-3 | ## POINT Set one of the connectors, 1 through 3, whose number corresponds to the number to be set for the extension base unit. Do not set more than one connector, set the same connector number at more than one unit, or fail to set any connector number, since erroneous inputs and outputs will result. #### 7. MEMORY ICS AND BATTERY ## 7.1 Memory ICs This section describes specifications, handling instructions and installation of the memory ICs used in the A2ASCPU. ### 7.1.1 Specifications Table 7.1 shows specifications of the ROMs. **Table 7.1 Memory Specifications** | ltem Model | A2SMCA-14KE | A2SMCA-14KP | |---------------------------|----------------------------|-------------| | Memory specifications | EEP-ROM | EP-ROM | | Memory capacity (bytes) | 64K bytes (max. 14 K step | os) | | Outside dimension mm (in) | 15 x 68.6 x 42 (0.59 x 2.7 | | | Weight (kg) (lb) | 0.03 (0.06) | | ## 7.1.2 Handling instructions - (1) Handle with care memory cassettes and pin connectors since their plastic body cannot resist strong impacts. - (2) Do not remove the printed circuit board from the memory cassette. - (3) Use caution not to let chips of wires and other foreign material enter the memory cassette. - (4) When installing a memory cassette to an A2ASCPU module, engage the connectors securely. - (5) Never place the memory on metal, which may allow current flow, or on an object which is charged with static electricity, such as wood, plastic vinyl, fiber, cable and paper. - (6) Do not touch or bend the memory leads. - (7) Do not touch by hand the connector of a memory cassette. Touching it by hand may lead to incomplete contact. #### **IMPORTANT** - Always turn OFF the power to the A2ASCPU module when installing or removing a memory cassette. If a memory cassette is installed or removed with the power to the CPU ON, contents of the memory will be destroyed. - (2) If the power is turned ON when the memory cassete is installed, the contents of the RAM memory incorporated in the A2ASCPU is overwritten. - If the contents of the RAM memory needs to be saved, install a memory cassette after making a backup of the contents using a peripheral device. - (3) The A1SMCA-[ ]KE/[ ]KP memory cassette cannot be used for A2ASCPU. #### 7.1.3 Installing and removing a memory cassette Follow the procedures below when installing or removing a memory cassette. (1) Installing a memory cassette - (a) Hold a memory cassette vertically so that its model name is right side up and its connector faces the A2ASCPU module. Insert the memory cassette all the way in the A2ASCPU module so that the hooks of the memory cassette are completely engaged (they "click"). - (b) Make sure the hooks are completely engaged. (If the memory cassette is not inserted all the way, the front lid of the A2ASCPU cannot be closed.) - (2) Removing a memory cassette (a) Pull out the memory cassette while pushing the hook releasing lugs that are provided at the top and the bottom of the memory cassette. ## 7.1.4 Writing a sequence program to an A2SMCA-14KP A sequence program can be written to, or erased from, an A2SMCA-14KP using a ROM writer/eraser. If an A2SMCA-14KP is installed to the ROM socket of an A6GPP or A6WU, use a memory write adaptor (A2SWA-28P). Use an A2SWA-28P as follows: - (1) The program must be written only to either of even- or odd-numbered addresses of an A2SMCA-14KP. Set the type of the addresses using the ODD/EVEN setting selector pin of the A2SWA-28P. - (2) Install an A2SMCA-14KP to an A2SWA-28P so that their connectors couple correctly with each other. - (3) Install the A2SWA-28P that is coupled with an A2SMCA-14KP to the ROM socket of an A6GPP or A6WU. The pin next to the cut corner of the A2SWA-28P is pin No. 1. Make sure the A2SWA-28P is installed correctly to the ROM socket. ### 7.1.5 A2SMCA-14KE memory protect setting To protect the data stored in ROM memory from being overwritten by accidental incorrect operation of peripheral devices when an A2SMCA-14KE is attached to the A2ASCPU, memory protect setting can be made on the A2SMCA-14KE. Turning ON the memory protect setting pins can batch-protect the 64-Kbyte user memory area. When changing the data in ROM memory, turn OFF the memory protect setting pins. The memory protect setting pins are all set to OFF when delivered. For allocation of memory areas, see Section 4.4.2. ## 7.2 Battery ### 7.2.1 Specifications Table 7.2 shows specifications of the battery used to retain memory stored if power failure occurs. **Table 7.2 Battery Specifications** | Item Model | AGBAT | |---------------------------|------------------------------------------------------------------| | Normal voltage | 3.6 VDC | | Guaranteed life | 5 years | | Application | For IC-RAM memory backup and power failure compensation function | | External dimension mm(in) | φ16(0.63)×30(1.18) | ## 7.2.2 Handling instructions - (1) Do not short circuit. - (2) Do not disassemble. - (3) Do not expose to open flame. - (4) Do not heat. - (5) Do not solder its terminals. #### 7.2.3 Installation Battery lead connector is disconnected from the battery connector on the A2ASCPU board to prevent discharge during transportation and storage. Before starting the A2ASCPU, plug the battery connector into the battery connector on the A2ASCPU board. - To use a sequence program stored in the user program area in the A2ASCPU if a power failure occurs. - To retain the data if a power failure occurs. ## 8. LOADING AND INSTALLATION #### 8.1 Consideration for Safety When the power to the system is turned ON or OFF, the process output may not perform normally at times due to the difference between the delay time and the rise time of the power supply of the PC CPU main module and the external power supply (especially DC). Also, if there is an error in the external power supply, the output process may malfunction. To (a) prevent erroneous operation of the entire system, and (b) ensure safety, prepare circuits (such as an emergency stop circuit, protection circuit, and interlock circuit) that prevent machine damage and/or accidents due to erroneous operation of peripheral devices. A sample system design circuit based on this concept is given on the following page. #### **POINT** Some types of the A1S series output module detect a blown fuse error as soon as the external power supply is turned ON. In the sample circuit illustrated on the next page, since the start-up of the A2ASCPU takes place earlier than the rise of the external power supply to the output module, a blown fuse error is detected. To solve this problem, the system is designed to keep the M9084 ON until the external power supply rises so as not to check blown fuses. (When the M9084 is ON, I/O module comparison and battery checks are not performed.) ## (1) System design circuit example The power-ON procedure is as follows: #### For AC - 1) Switch ON the power. - 2) Set the CPU to RUN. - 3) Turn ON the start switch. - When the magnetic contactor (MC) comes in, the output equipment is powered and may be driven by the program. #### For AC/DC - 1) Switch ON the power. - 2) Set the CPU to RUN. - 3) When DC power is established, RA2 goes ON. - Timer (TM) times out after the DC power reaches 100%. (The TM set value should be the period of time from when RA2 goes ON to the establishment of 100% DC voltage. Set this value to approximately 0.5 seconds.) - 5) Turn ON the start switch. - 6) When the magnetic contractor (MC) comes in, the output equipment is powered and may be driven by the program. ### (2) Fail-safe measures against PC failures Problems with the CPU or memory can be detected by the self diagnosis function. However, problems with the I/O control area may not be detected by the CPU. In such cases, all I/O points turn ON or OFF depending on the condition of problem, and normal operating conditions and operating safety cannot sometimes be maintained. Though Mitsubishi PCs are manufactured under strict quality control, they may cause failure or abnormal operations due to unspecific reasons. To prevent the abnormal operation of the whole system, machine breakdown, and accidents, build a fail-safe circuit outside the PC. The following gives an example of a fail-safe circuitry. - \*1: Y00 repeats turning ON and then OFF at 0.5 second intervals. Use a no-contact output module (transistor in the example shown above). - \*2: If an OFF delay timer (especially a miniature timer) is not available, use ON delay timers to make a fail-safe circuit as shown on the next page. ## A fail-safe circuit built with ON delay timers \*1: Use a solid-state relay for the M1 relay. #### 8.2 Installation Environment Never install the A2ASCPU system in the following environments: - (1) Locations where the ambient temperature is outside the range of 0 to 55°C. - (2) Locations where the ambient humidity is outside the range of 10 to 90% RH. - (3) Locations where dew condensation takes place due to sudden temperature changes. - (4) Locations where there are corrosive and/or combustible gasses. - (5) Locations where there is a high level of conductive powder (such as dust and iron filings, oil mist, salt, and organic solvents). - (6) Locations exposed to the direct rays of the sun. - (7) Locations where strong power and magnetic fields are generated. - (8) Locations where vibration and shock are directly transmitted to the main module. ## 8.3 Calculation of Heat Generated by the Programmable Controller System The operating ambient temperature of the PC must be kept below 55°C. The heat generated by the PC should be dissipated by fans or similar equipment. It is calculated as follows: #### Average power consumption Power is consumed by the following PC areas: (1) Power consumption of a power supply module Approximately 70% of the power supply module current is converted into power and 30% of that 70% is dissipated as heat, i.e., 3/7 of the output power is actually used. $$Wpw = \frac{3}{7} \{(15 \lor x 5) + (124 \lor x 24)\} (W)$$ where, Isv = VDC logic circuit current consumption of each module. l<sub>24V</sub> = current consumption of the output modules (with an average number of points switched ON) ...(Not for 24 VDC input power supply modules) (2) Total 5 VDC power consumption 5 VDC is supplied to each module via the base plate, which powers the logic circuitry. $$W_{5V} = I_{5V} + 5(W)$$ (3) Total 24 VDC output module power consumption (with an average number of points switched ON) 24 VDC is supplied to drive output devices. $$W_{24V} = I_{24V} \times 24 (W)$$ (4) Power consumption of output circuits (with an average number of points switched ON) Wout = lout x Vdrop x average number of outputs on at one time (W) where, IOUT =output current (actual operating current) (A) Vdrop =voltage dropped across each output load (V) (5) Power consumption of input circuits (with an average number of points switched ON) $Win = Iin \times E \times average number of inputs on at one time (W)$ Where, lin = input current (effective value for AC) (A) E = input voltage (actual operating voltage) (V) (6) Power consumption of the special function module power supply is expressed as: $$Ws = 15V \times 5 + 124V \times 24 + 1100V \times 100 (W)$$ The sum of the above values is the power consumption of the entire PC system. $$W = WPW + W5V + W24V + WOUT + WIN + Ws (W)$$ Further calculations are necessary to work out the power dissipated by the other equipment in the panel. Generally, the temperature rise in the panel is expressed as: $$T = \frac{W}{UA} (^{\circ}C)$$ where, W = power consumption of the entire PC system (obtained as shown above) A = panel inside surface area (m<sup>2</sup>) U = 6 (if the panel temperature is controlled by a fan, etc.) 4 (if panel air is not circulated) ## **POINT** Fans, heat exchangers, or cooling units must be installed if the panel temperature is expected to exceed 55°C. Fans should be fitted with surface filters and guards. ## 8.4 Cautions for Installing a Base Unit Mount a PC on a panel with due consideration for operability, maintainability and environmental resistance. #### (1) Base unit mounting position To keep the unit cool and make unit replacement easy, allow the specified clearances between the unit and the surrounding devices or parts, as shown below. - A1S3[]B, A1S5[]B (S1), A1S6[]B (S1) ..... 30mm (1.18 in.) or over - A5[]B, A6[]B ..... 80mm (3.15 in.) or over - (2) Base unit mounting direction - (a) Mount the PC in the direction as shown below to radiate heat. (b) Do not mount the PC in a vertical or horizontal position. Horizontal position - (3) Mount the base unit on a flat face. - If the mounting face is uneven, an excess force may be applied to the printed circuit board, causing malfunction. - (4) Do not mount the base unit together with a large-sized electromagnetic contactor or no-fuse breaker, which produces vibration, on the same panel. Mount them on different panels, or keep the base unit away from such a vibration source. - (5) To protect the PC from radiating noise or heat, allow clearances between it and parts (contactor, relay, etc.), as shown below: - Part mounted in front of the PC ..... 100mm (3.94 in.) or over - Part mounted on the right or left of the PC ..... 50mm (1.97 in.) or over #### 8.5 Installation and Removal of Module This section explains the mounting and dismounting of a power supply module, PC CPU module, I/O module, special-function module, etc. to and from the base unit. ## (1) Module mounting ## **POINTS** - (1) To secure the module, be sure to insert the module fixing projection into the module fixing hole. If the module is forcibly secured without insertion, the pins in the module connector may be bent or damaged. - (2) Always turn the power supply OFF before mounting or dismounting any module. #### (2) Module dismounting The module dismounting procedure is as follows. ## POINTS - (1) To dismount the module, be sure to disengage the hook from the module fixing hole and then remove the module fixing projection from the module fixing hole. If the module is forcibly removed, the hook or module fixing projection will be damaged. - (2) Always turn the power supply OFF before mounting or dismounting. ## 8.6 Installing and Removing the Dustproof Cover When an A1S52B(S1), A1S55B(S1), or A1S58B(S1) is used, it is necessary to install the dustproof cover, which is supplied with the base, to the I/O module loaded at the left end to prevent foreign matter from entering the I/O module. If the dustproof cover is not mounted, foreign matter will enter the I/O module, resulting in malfunctions. The following explains the installation and removal of the dustproof cover. #### (1) Installation To insert the dustproof cover into the I/O module, first insert the cover to the terminal side and then press the dustproof cover against the I/O module as shown in the figure. #### (2) Removal Fit the tip of a (-) head screwdriver in the notch on the left side of the dustproof cover. While keeping the screwdriver tip in the notch, gently move the screwdriver to the left (as shown above) until the cover snaps open. ## 8.7 Wiring This section explains the wiring instructions for use of the system. #### 8.7.1 Wiring instructions Instructions for wiring the power cable or I/O cables. - (1) Wiring of power supply - (a) When voltage fluctuations are larger than the specified value, connect a constant-voltage transformer. (b) Use a power supply which generates minimal noise across wire and across PC and ground. When excessive noise is generated, connect an insulating transformer. (c) When a power transformer or insulating transformer is employed to reduce the voltage from 200 VAC to 100 VAC, use one with a capacity greater than those indicated in the following table. | Power Supply Module | Transformer Capacity | | |---------------------|----------------------|------------------------------| | A1S61P | 110VA x n | "n" stands for the number of | | A1S62P | 110VA x n | power supply modules. | (d) When wiring, separate the PC power supply from the I/O and power equipment as shown below. (e) Note on using 24 VDC output of the A1S62P power supply module. To protect the power supply modules, do not supply one I/O module with 24 VDC from several power supply modules connected in parallel. If 24 VDC output capacity is sufficient for one power supply module, supply 24 VDC from the external 24 VDC power supply as shown below: - (f) Twist the 100 VAC, 200 VAC, and 24 VDC cables as closely as possible. Connect modules with the shortest possible wire lengths. - (g) To minimize voltage drop, use the thickest (max. 2 mm<sup>2</sup> (14 AWG)) wires possible for the 100VAC, 200 VAC, and 24 VDC cables. - (h) Do not bundle the 100 VAC and 24 VDC cables with main-circuit wires or the I/O signal wires (high-voltage, large-current). Also, do not wire the above-indicated cables close to the aforementioned wires. If possible, provide more than 100 mm (3.94 in.) distance between the cables and wires. - (i) As a lightning-protection measure, connect a surge absorber as shown below. #### **POINTS** - (1) Ground the surge absorber (E1) and the PC (E2) separately from each other. - (2) Select a surge absorber making allowances for power voltage rises. - (2) Wiring of I/O equipment - (a) Applicable size of wire to the terminal block connector is 0.75(18) to 1.5 mm<sup>2</sup> (14 AWG). However, it is recommended to use wires of 0.75 mm<sup>2</sup> (18 AWG) for convenience. - (b) Separate the input and output lines. - (c) I/O signal wires must be at least 100 mm (3.94 in.) away from high-voltage and large-current main circuit wires. - (d) When the I/O signal wires cannot be separated from the main circuit wires and power wires, ground on the PC side with batch-shielded cables. Under some conditions, it may be preferable to ground on the other side. - (e) If wiring has been done with a piping, ground the piping. - (f) Separate the 24 VDC I/O cables from the 100 VAC and 200 VAC cables. - (g) If wiring over 200 m (0.12 miles) or longer distance, problems can be caused by leakage currents due to line capacity. Take corrective action as described in Section 11.4. #### (3) Grounding Grounding must be done conforming to (a) to (d) given below - (a) Ground the PC as independently as possible. Class 3 grounding should be used (grounding resistance 100 $\Omega$ or less). - (b) When independent grounding is impossible, use the joint grounding method as shown in the figure below (2). (c) Should incorrect operation occur due to grounding, disconnect one or both of the LG and FG terminals of base units from the grounding. - (4) The following is an example of wiring of the power supply and grounding wires to the main base unit and extension base unit. - (a) When the power supply voltage for the power supply module (A1S61P, A1S62P) is set at 100 V, put a shorting strip on the voltage switching terminals of the power supply module. Since the voltage switching terminals are factory-set for the open state, it is not necessary to put the shorting strip when the power supply voltage 200 VAC is used. The A2ASCPU can operate with the 85 to 264 VAC power supply voltage range without switching the voltage setting. - (b) Wiring example ## 9. MAINTENANCE AND INSPECTION This chapter describes items for daily and periodic maintenance and inspection in order to maintain the programmable controller in the normal and best conditions. ## 9.1 Daily Inspection Table 9.1 shows the inspection and items which are to be checked daily. Table 9.1 Daily Inspection | No. | Check Item | | Check Point | Judgment | Corrective Action | | | | | | | | |-----|-----------------------------------------|--------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------|--------------------------------------|---------------------------------------------|------------------------------------| | 1 | Base unit<br>mounting<br>conditions | | Check for loose mounting screws and cover. | The base unit should be securely mounted. | Retighten screws. | | | | | | | | | 2 | Mounting conditions of I/O module, etc. | | Check if the module is disengaged or the hook is securely engaged. | The hook should be securely engaged and the module should be positively mounted. | Securely engage the hook. | | | | | | | | | | Connecting conditions | | Check for loose terminal screws. | Screws should not be loose. | Retighten terminal screws. | | | | | | | | | 3 | | | Check distance<br>between<br>solderless<br>terminals. | Proper clearance<br>should be provided<br>between solderless<br>terminals. | Correct. | | | | | | | | | | | | Check connectors of extension cable. | Connections should not be loose. | Retighten connector mounting screws. | | | | | | | | | | | "POWER | Check that the LED is ON. | ON<br>(OFF indicates an error.) | See Section<br>10.4.1. | | | | | | | | | | CPU module indicator lamps | U module indicator lamps | U module indicator lamps | U module indicator lamps | licator lamps | sdw | sdwi | sdwi | "RUN"<br>LED | Check that the LED is ON during RUN. | ON<br>(OFF or flash indicates<br>an error.) | See Sections<br>10.4.2 and 10.4.3. | | | | | | | | "ERROR"<br>LED | Check that the LED is ON when an error occurred. | OFF<br>(ON when an error<br>occurred.) | See Sections<br>10.4.4 and 10.4.5. | | | | | 4 | | | | | Input<br>LED | Check that the<br>LED turns ON and<br>OFF. | ON when input is ON. OFF when input is OFF. (Display, which is not as mentioned above, indicates an error.) | See Section<br>10.4.6. | | | | | | | | Output<br>LED | Check that the<br>LED turns ON and<br>OFF. | ON when output is ON. OFF when output is OFF. (Display, which is not as mentioned above, indicates an error.) | See Section<br>10.4.6. | | | | | | | | # 9.2 Periodic Inspection This section explains the inspection items which are to be checked every six months to one year. If the equipment have been moved or modified or wiring has been changed, also make the inspection. Table 9.2 Periodic Inspection | T | No. Check Item Checking Method Judgment Corrective Action | | | | | | |------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--| | No | | Check Item | Checking Method | Judgment | Corrective Action | | | | nemuc | Ambient<br>temperature | Measure with thermometer and hygrometer. Measure corrosive | 0 to 55°C | When PC is used inside a panel, the temperature in the | | | 1 | 1 enviro | Ambient<br>humidity | | 10 to 90 %RH | | | | Ambient environment | | Ambience | gas. | There should be no corrosive gases. | panel is ambient temperature. | | | 2 | Lin | e voltage | Measure voltage across 100/200 | 85 to 132 VAC | Change supply | | | _ | che | eck. | VAC terminal. | 170 to 264 VAC | power. Change transformer tap. | | | 3 | conditions | Looseness, play Ingress of dust or foreign material Looseness, play Move the unit. | | The module should be mounted securely and positively. | Retighten screws. | | | Ingress o dust or foreign material | | foreign | Visual check. | There should be no dust or foreign material, in the vicinity of the PC. | Remove and clean. | | | | tions | Loose<br>terminal<br>screws | Retighten. | Connectors should not be loose. | Retighten. | | | 4 | Connecting conditions | distances<br>between<br>solderless<br>terminals. | Visual check. | Proper clearance<br>should be<br>provided between<br>solderless<br>terminals. | Correct. | | | | | Loose<br>connector | Visual check. | Connectors should not be loose. | Retighten connector mounting screws. | | | 5 | 5 Battery | | Check battery status by mounting special auxiliary relays M9006 and M9007. Retighten battery if necessary. | Preventive maintenance | If battery capacity reduction is not indicated, change the battery when specified service life is exceeded. | | ### 9.3 Replacement of Battery M9006 or M9007 turns ON when the voltage of battery for program backup and power failure compensation reduces. Even if this special rely turns ON, the contents of the program and power failure compensation are not lost immediately. However, if the ON state is overlooked, the PC contents may be lost. Special auxiliary relays M9006 and M9007 are switched ON to indicate that the battery life has reduced to the time (minimum) indicated in Table 9.3 and it must be replaced if continued power failure RAM and /or data backup is required. The following sections give the battery service life and the battery changing procedure. #### 9.3.1 Service life of battery Table 9.3 shows the service life of battery. Table 9.3 Battery Life | Battery Life (Total Power Failure Time) [Hr] | | | | |----------------------------------------------|------------------------------|-----------------------------------|--| | Guaranteed value (MIN) | Actually applied value (TYP) | After M9006 or M9007 is turned ON | | | 3600 | 9000 | 168 | | \* The actually applied value indicates a typical value and the guaranteed value indicates the minimum value. Preventive maintenance is as described below. - (1) Even if the total power failure time is less than the guaranteed value in the above table, change the battery after four to five years. - (2) When the total power failure time has exceeded the guaranteed value in the above table and M9006 has turned ON, change the battery. ### 9.3.2 Battery replacement procedure When the service life of the battery has expired, replace the battery using the following procedure: Even if the battery is removed, the memory is backed by a capacitor for some time. However, if the replacement time exceeds the guaranteed value shown in the following table, the contents of the memory may be lost. Therefore, replace the battery as fast as possible. ### 10. TROUBLESHOOTING This section describes various procedures for troubleshooting, as well as corrective actions. #### 10.1 Basic Troubleshooting System reliability not only depends on reliable equipment but also on short down-times in the event of faults. The three basic points to be kept in mind in troubleshooting are: (1) Visual checks Check the following points - (a) Machine motion (in stop and operating states) - (b) Power ON or OFF - (c) Status of I/O equipment - (d) Condition of wiring (I/O wires, cables) - (e) Display states of various indicators (such as POWER LED, RUN LED, ERROR LED, and I/O LED) - (f) States of various setting switches (such as extension base and power failure compensation) After checking (a) to (f), connect the peripheral equipment and check the running status of the PC CPU and the program contents. (2) Trouble check Observe any changes in the error condition during the following: - (a) Set the RUN/STOP keyswitch to the STOP position. - (b) Reset using the RUN/STOP keyswitch. - (c) Turn the power ON and OFF. - (3) Narrow down the possible causes of the trouble Deduce where the fault lies, i.e: - (a) Inside or outside the PC CPU. - (b) I/O module or another module. - (c) Sequence program. ## 10.2 Troubleshooting This section explains the procedure for determining the cause of problems as well as the errors and corrective actions for error codes. ## 10.2.1 Troubleshooting flowcharts The procedures for troubleshooting are given in the following flowcharts: ## 10.2.2 Flowchart used when the POWER LED goes OFF ## 10.2.3 Flowchart used when the RUN LED goes OFF ## 10.2.4 Flowchart used when the RUN LED flashes #### 10.2.5 Flowchart used when the ERROR LED is lit The following shows the corrective measures when the ERROR LED is lit at RUN. ## 10.2.6 Flowchart used when the ERROR LED flashes The following shows the corrective measures when the ERROR LED flashes. ## 10.2.7 Flowchart used when the output load of the output module does not go ON ## POINT If the input or load signals are not switched OFF, see Section 10.4 and take corrective measures. ## 10.2.8 Flowchart used when a program cannot be written to the PC CPU The following shows the corrective measures when a program cannot be written to the PC CPU. <sup>\*</sup> When the EEPROM memory cassette is used, make sure that the memory protect setting pins of the A2SMCA-14KE are set to OFF. #### 10.3 Error Code List When an error occurs at PC RUN or during Run, the error is displayed or error code is stored in special register D9008, the detailed error code is stored in special register D9091, and the error step is stored in special register D9010 by the self-diagnostic function. The error content and corrective action are shown in Table 9.2. ## 10.3.1 Reading of error codes When an error occurs, the error code can be read by peripheral device. Refer to the Peripheral Device Operating Manual for the operation method. #### 10.3.2 Error code list Error codes are generated as follows: **Table 10.1 Error Code List** | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(D9091) | Error and Cause | Corrective Action | |---------------------------------------------------------------|--------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "INSTRCT CODE<br>ERR." | | 101 | An unrecognized instruction code is being used. | <ul> <li>(1) Read the error step by peripheral device and correct the program of that step.</li> <li>(2) Check to see if ROM has an undecodable instruction code and replace with ROM which has the correct content.</li> </ul> | | | | 102 | Index is qualifying for a 32-bit constant. | | | | | 103 | The device specified by extention application instruction is incorrect. | | | | | 104 | The program structure of the extension application instruction is incorrect. | | | | 10 | 105 | The command name of the extention application instruction is incorrect. | | | | 10 | 106 | There is a place where index qualifying with Z or V is made in the program in [LEDA/B IX] to [LEDA/B IXEND]. | Read the error step by peripheral device and correct the | | | | 107 | (1) The device number and set value in the OUT instruction of the timer and counter are qualified by an index. (2) The label number of pointer (P) assigned to a destination head of [CJ], [SCJ], [CALL], [CALLP], [JMP], [LEDA/B FCALL], [LADA/B BREAK] instructions or the label number of interrupt pointer (I) assigned to an interrupt program head it is qualified by an index. | program of that step. | | (Checked at STOP<br>→ RUN or during<br>instruction execution) | | 108 | Error other than 101 to 107 above | | Table 10.1 Error Code List (Continued) | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(D9091) | Error and Cause | Corrective Action | |-----------------------------------------------------|--------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | "PARAMETER<br>ERROR" | | 111 | The capacity settings of the main program, microcomputer programs, file register comments, status latch, sampling trace or extension file registers are not within the usable CPU range. | Read the parameters in the CPU memory and rewrite to the memory after checking and correcting the content. | | | | 112 | The total of the set capacities of the main program, file register comments, status latch, sampling trace and extension file registers exceed the memory cassette capacity. | | | | 11 | 113 | The latch range in parameters or the M, L, S setting is incorrect. | | | | 11 | 114 | Sum check error | | | | | 115 | Parameter remote RUN/PAUSE contacts, the run mode at error occurrence, the annunciator display mode or the STOP → RUN display mode setting are incorrect. | | | | | 116 | Parameter MNET-MINI automatic refresh setting is incorrect. | | | · | | 117 | Parameter timer settings are incorrect. | | | (Checked at poweron, STOP → RUN, and PAUSE → RUN) | | 118 | Parameter counter settings are incorrect. | | | "MISSING END<br>INS."<br>(Checked at STOP<br>→ RUN) | 12 | 121 | There is no END (FEND) instruction in the main program. | Write END in main program. | | "CAN'T EXECUTE<br>(P)" | | 131 | The device number of pointer (P) or interrupt pointer (I) used as the label added to the destination head is duplicating. | Remove the duplicated number of pointer (P) with the destination head and correct so that the number is not duplicated. | | (Checked at the execution of instruction) | 13 | 132 | The label of pointer (P) specified by [CJ], [SCJ], [CALL], [CALLP], [JMP], [LEDA/B BREAK] instructions is not specified prior to the END instruction. | Read the error step by peripheral device, check the content, and insert destination pointer (P). | **Table 10.1 Error Code List (Continued)** | | 7 | <del> </del> | . = 0000 2.0. (00.11.11.00. | | |-------------------------------------------|--------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(D9091) | Error and Cause | Corrective Action | | "CAN'T EXECUTE<br>(P)" | 13 | 133 | <ol> <li>Even though the [CALL] instruction is missing, the [RET] instruction has been executed since it is in the program.</li> <li>Even though the [FOR] instruction is missing, the [NEXT] and [LEDA/B BREAK] instructions have been executed since they are in the program.</li> <li>Since the nesting level for the [CALL], [CALLP], or [FOR] instruction is 6 or deeper, the 6th level nest has been executed.</li> <li>The [RET] or [NEXT] instruction is missing at execution of the [CALL] or [FOR] instruction.</li> </ol> | (1) Read the error step by peripheral device, check the content, and correct the program at that step. (2) Nesting level fot the [CALL], [CALLP], and [FOR] instructions must be 5 or less. | | (Checked at the execution of instruction) | | 135 | (1) [LEDA/B IX] to [LEDA IXEND] instructions are not written as a set. (2) There are more than 32 sets of [LEDA/B IX] to [LEDA IXEND] instructions. | <ul> <li>(1) Read the error step by peripheral device, check the content, and correct the program at that step.'</li> <li>(2) [LEDA/B IX] to [LEDA IXEND] instructions must be less than 33 sets.</li> </ul> | | "CHK FORMAT<br>ERR." | | 141 | Instructions other than LDX,<br>LDIX, ANDX and ANIX (including<br>NOP) are in the circuit block If<br>the [CHK] instruction. | Refer to the content of the detailed error code, and check and correct programs related to the [CHK] instruction. | | j | | 142 | There is more than 1 [CHK] instruction. | | | | | 143 | The number of contact points in the circuit block of the [CHK] instruction exceeds 150. | | | | 14 | 144 | The [LEDA CHK] and [LEDA CHKEND] instructions are not written as a set, or there are 2 or more sets. | | | | 14 | 145 | The format of the block shown below preceding the circuit block If the [CHK] instruction is abnormal. | | | į | | | P254 | | | | | 146 | The D1 device number of the [CHK D1 D2] instruction does not match the contact device number preceding the [CJP] instruction. | | | (Checked at<br>STOP/PAUSE →<br>RUN) | | 147 | There is a place where index qualification is made in the check pattern circuit. | | Table 10.1 Error Code List (Continued) | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(D9091) | Error and Cause | Corrective Action | |-------------------------------------------------------------|--------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "CHK FORMAT<br>ERR."<br>(Checked at<br>STOP/PAUSE →<br>RUN) | 14 | 148 | (1) There is more than 1 check pattern circuit of [LEDA CHK] to [LEDA CHK] to [LEDA CHK] instructions. (2) There are 7 or more check condition circuits in [LEDA CHK] to [LEDA CHKEND] instructions. (3) The check condition circuits in [LEDA CHKEND] instructions have been created by instructions other than X and Y contact instructions and comparison instructions. (4) The check pattern circuit of [LEDA CHK] to [LEDA CHK] to [LEDA CHK] to [LEDA CHK] to [LEDA CHKEND] instructions has been created by 257 or more steps. | Refer to the content of the detailed error code, and check and correct programs related to the [CHK] instruction. | | "CAN'T EXECUTE<br>(1)" | | 151 | The [IRET] instruction exists outside the interrupt program and has been executed. | Read the error step by peripheral device and erase the [IRET] instruction. | | | | 152 | No [IRET] instruction in the interrupt program. | Check and correct use of [IRET] instruction inside or outside interrupt program. | | (Checked at the occurrence of interruption) | 15 | 153 | An interrupt module is being used though there is no corresponding interrupt pointer (I). At error occurrence, pointer (I) is stored in D9011. | Monitor special register D9011 by peripheral device, check whether or not there is an interrupt program corresponding to the stored numeric values or whether or not the same number exists for the interrupt pointer (I), and correct. | | "RAM ERROR" | | 201 | Error of the CPU sequence program storage RAM | Possible hardware fault, consult Mitsubishi representative. | | | 20 | 202 | Error of the CPU work area RAM | | | | | 203 | CPU device memory error | | | (Checked at power-on) | | 204 | CPU address RAM error | | | "OPE CIRCUIT ERR" | | 211 | The operation circuit executing index qualification in the CPU is not operating normally. | Possible hardware fault, consult Mitsubishi repressentative. | | | 21 | 212 | The CPU hardware (logic) is not operating normally. | | | (Cheked at<br>power-on) | | 213 | The operation circuit executing PC sequence program in the CPU is not operating normally. | | | "WDT ERROR" (Checked at the execution of END instruction) | 22 | | Scan time exceeds watchdog error monitor time. (1) User program scan time has increased. (2) Momentary power failure during program scan has caused apparent scan time to increase. | <ul> <li>(1) Check PC program scan time and reduce using the [CJ] instruction.</li> <li>(2) Check for momentary power failures by monitoring special register D9005.</li> </ul> | **Table 10.1 Error Code List (Continued)** | | 1 | T | Error Code List (Continue | | |--------------------------------------------------------|--------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(d9091) | Error and Cause | Corrective Action | | "END NOT<br>EXECUTE"<br>(Checked at end of<br>program) | 24 | 241 | The entire stored program has been executed without executing the END instruction. (1) The END instruction has been missed (e.g. memory cassette removed during program execution). (2) The END instruction has been corrupted. | (1) Reset CPU If error persists, possible hardware fault, consult Mitsubishi representative. | | "MAIN CPU DOWN" | 26 | | The main CPU is malfunctioning or broken. | Possible hardware fault, consult Mitsubishi representative. | | "UNIT VERIFY ERR." (Checked continuously) | 31 | | Verified data is different from the I/O data at power on. (1) An I/O module (including special function module) has been removed or the base unit while the PC power is switched ON, or wrong module is loaded. | Read the detailed error code by peripheral device, check and replace the module corresponding to that numeric value (I/O head number) or monitor special registers D9116 to D9123 by peripheral device, check and replace the module where that data bit is "1". | | "FUSE BREAK OFF" (Checked continuously) | 32 | | Output unit fuse blown. | <ol> <li>(1) Check the fuse blown LED indicator of the output module and replace the fuse of the lit module.</li> <li>(2) Read the detailed error code by peripheral device and replace the fuse of the output module corresponding to that numeric value (I/O head number), or monitor special registers D9100 to D9107 by peripheral device and replace the fuse of the output module where that data bit is "1".</li> </ol> | | "CONTROL-BUS<br>ERR." | | 401 | Incorrect FROM/TO instruction execution. | Hardware fault (CPU, special function unit and/or base unit). | | | 40 | 402 | Parameter I/O assignment, special function modules cannot be accessed at initial communication. At error occurrence, the head I/O number (the upper 2 digits of a 3 digit expression) of the special function module causing the error is stored in D9011. | Consult Mitsubishi representative. | | "SP. UNIT DOWN" | | 411 | No response from special function unit after execution of FROM/TO instruction. | Hardware error of the accessed special function module. Consult Mitsubishi representative. | | | 41 | 412 | During parameter I/O assignment, at initial communication, responses from special function modules have not been returned. At error occurrence, the head I/O number (the upper 2 digits of a 3-digit expression) of the special function module causing the error is stored in D9011. | · | | "LINK UNIT ERROR" | 42 | | Two A1SJ71AP21/R21,<br>A1SJ71AT21B, AJ71AP21/R21,<br>or AJ71AT21Bs are set as<br>master stations. | Set one as a master station and one as a local station. | Table 10.1 Error Code List (Continued) | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(d9091) | Error and Cause | Corrective Action | |-------------------------|--------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "I/O INT. ERROR" | 43 | | Interrupt signal received with no interrupt module present. | Since a hardware error has occurred in one of the modules, replace the modules one by one to find the faulty module. Consult Mitsubishi representative. | | "SP. UNIT LAY.<br>ERR." | | 441 | I/O modules allocated in parameter settings by peripheral device have been allocated by special function modules. Or, the opposite settings have been executed. | Reset I/O assignments in parameters by peripheral device according to the loading status of the special function modules. | | | | 442 | More than 8 special function modules [except for the Al61 (S1)/A1Si61] which can start interrupts to the CPU have been loaded. | Load less than 9 special function modules [except for the Al61 (S1)/A1Sl61] which can start interrupts to the CPU. | | | | 443 | More than 1 AJ71AP21/R21s has been loaded. | Load less than 2<br>AJ71AP21/R21s. | | | | 444 | More than 6 computer link<br>modules, etc., have been loaded<br>to 1 CPU module. | Load less than 7 computer link modules. | | | 44 | 445 | More than 1 Al61 (S1)/A1Sl61 has been loaded. | Load only 1 Al61/A1SI61. | | | | 446 | The modules MNET/MINI automatic refresh allocated in parameter settings by peripheral device and the names of the modules of actually linked station numbers are incorrect. | Reset the module assignments of the MNET/MINI automatic refresh in parameter settings by peripheral device according to the modules of station numbers actually linked. | | | | 447 | The number special function modules which can use dedicated instructions, registered by I/O assignment per one CPU module (number of modules to be loaded) is larger than the specified limit. (The total of computers shown below is 1344 or more.) (Number of loaded AD57(S1)/AD58 x 8) (Number of loaded AJ71C24(S3/S6/S8) x 10) (Number of loaded AJ71C2(S1) x 29) | Decrease the number of loaded special function modules. | | | | | (Number of loaded AJ71C21(S1) x 29) + (Number of loaded AJ71PT32(S3) x 125) Total > 1344 | | Table 10.1 Error Code List (Continued) | | , | | End Code List (Continue | | |------------------------------------------------------------------------------|--------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Error Massage | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(d9091) | Error and Cause | Corrective Action | | "SP. UNIT ERROR" (Checked when FROM/TO | 46 | 461 | There is no special function module in the area specified by the FROM/TO instruction. | Read the error step by peripheral device, check and correct the content of the FROM/TO instruction of that step. | | instruction, or special function module dedicated instruction is specified.) | | 462 | There is no special function module in the area specified by the FROM/TO instruction or there is no corresponding special function module. | Read the error step by peripheral device, check and correct the content of the special function module dedicated instruction of that step. | | "LINK PARA.<br>ERROR" | 47 | | (1) The link range is set in parameter settings by peripheral device, and for some reason, the content written to the link parameter area differs from the link parameter content read by the CPU or link parameter is not written. (2) 0 slave stations set. | <ol> <li>Re-write link parameters from peripheral programming unit to PC.</li> <li>Check station number setting.</li> <li>Persistent error occurrence may be an indication of hardware fault. Consult Mitsubishi representative.</li> </ol> | | "OPERATION<br>ERROR" | | 501 | <ol> <li>When using file register (R), operations have been executed exceeding the specified range for the device number and block number of file register (R).</li> <li>The file register is used in the program without executing file register capacity settings.</li> </ol> | Read the error step by peripheral device, check and correct the program of that step. | | | | 502 | The combination of devices specified by instruction is incorrect. | | | | | 503 | The storage data of specified devices or the constants are not within the usable range. | | | | 50 | 504 | The quality of settings used for handled data has exceeded the usable range. | | | | | 505 | <ol> <li>The station number specified by instruction [LEDA/B LRDP], [LEDA/B LWTP], [LRDP] or [LWTP] is not a local station.</li> <li>The head I/O number specified by instruction [LEDA/B RFRP], [LEDA/B RTOP], [RFRP] or [RTOP] is not a remote station.</li> </ol> | | | (Checked during execution of instruction) | | 506 | The head I/O number specified by instruction [LEDA/B RFRP], [LEDA/B RTOP], [RFRP] or [RTOP] is not a special function module. | | Table 10.1 Error Code List (Continued) | Error Message | Error<br>Code<br>(D9008) | Detailed<br>Error<br>Code<br>(d9091) | Error and Cause | Corrective Action | |-------------------------------------------------|--------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "OPERATION<br>ERROR" | | 507 | <ol> <li>While the AD57 (S1) or the AD58 is executing instructions by partial processing, other instruction have been output to the same module.</li> <li>While the AD57 (S1) or the AD58 is executing instructions by partial processing, instructions have been output to other AD57 (S1) or AD58 by partial processing.</li> </ol> | Read the error step by peripheral device and provide interlock by special relay M9066 or change the program structure and correct. This prevents the execution of other instructions to the same module while executing instructions to the AD57 (S1) or AD58 by partial processing and prevents the execution of instructions to other AD57(S1) or AD58 by partial processing. | | (Checked during<br>execution of<br>instruction) | 50 | 509 | <ol> <li>An instruction which cannot be executed by remote terminal module connected to the MNET/MINI-S3 was executed to the modules.</li> <li>When the [PRC] instruction was executed to a remote terminal, the communication request registration areas overflowed.</li> <li>The [PIDCONT] instruction was executed without executing the [PIDINIT] instruction. The [PID57] instruction was executed without executing the [PIDINIT] instruction instruction. </li> </ol> | <ol> <li>(1) Read the error step by peripheral device and correct the program, meeting loaded conditions of remote terminal module.</li> <li>(2) Provide interlock using M9081 (communication request registration areas BUSY signal) or D9081 (number of vacant areas in the communication request registration areas) when the [PRC] instruction is executed to a remote terminal.</li> <li>(3) Execute each instruction, and then, execute the next in struction.</li> </ol> | | "MAIN CPU DOWN" | 60 | | (1) INT instruction processed in microcomputer program area. (2) CPU malfunction due to noise. (3) Hardware fault. | (1) Remove INT. (2) Eliminate noise. (3) Hardware fault. | | "BATTERY ERROR" (Checked at power-on) | 70 | | <ul><li>(1) Battery voltage low.</li><li>(2) Battery not connected.</li></ul> | <ol> <li>Replace the battery.</li> <li>When using RAM memory or<br/>the power failure compensation<br/>function, load the lead<br/>connectors.</li> </ol> | #### 10.4 I/O Connection Troubleshooting This section explains possible problems with I/O circuits. #### 10.4.1 Input circuit troubleshooting This section describes possible problems with input circuits, as well as corrective actions. Table 10.2 Input Circuit Problems and Corrective Actions Table 10.2 Input Circuit Problems and Corrective Actions (Continued) | | Condition | Cause | Corrective Action | |--------------|------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------| | | | Sneak path due to the use of two power supplies. | Use only one power supply. Connect a sneak path prevention diode. (Figure below) | | Example<br>5 | Input<br>signal<br>does not<br>turn OFF. | Input module E1 > E2 | E1 E2 O Input module | Sample calculation for Example 4 The switch with the LED indicator is connected to A1SX40 and there is a 4 mA leakage current. (1) Since this voltage does not satisfy the OFF voltage of 1 [mA] or lower, the input signal does not go OFF. Therefore, connect a resistor as shown below. (2) Calculate the resistance value of R as follows: To obtain the 1 mA OFF current for the A1SX40, a 3 mA current or larger must flow to R. $$I_R : I_Z = Z$$ (input impedance) : R $R \le \frac{I_Z}{I_R}$ x (input impedance) = $\frac{1}{3}$ x 3.3 = 1.1 [kΩ] $$R < 1.1K\Omega$$ If the resistance value of R is 1 $k\Omega$ , the power capacity W of the resistor R is calculated as follows: W = $$(current \ value)^2 \times R = 0.003^2 \ (A) \times 1000 \ (\Omega) = 0.009 \ (W)$$ (3) Since the power capacity of the resistor is usually selected as 3 to 5 times the actual power consumption, a 1 k $\Omega$ 0.5 W resistor must be connected to the terminals concerned. #### 10.4.2 Output circuit failures and corrective actions Table 10.3 Output Circuit Failures and Corrective Actions | | Condition | Cause | Corrective Action | |--------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Example<br>1 | When the output is OFF, excessive voltage is applied to the load. | Load is half-wave rectified inside (in some cases, it is true of a solenoid). A1SY22 Output module Load (2) When the polarity of the power supply is as shown in [1], C is charged. When the polarity is as shown in [2], the voltage charged in C plus the line voltage are applied across D1. Max. voltage is approx. 2.2E. | Connect a resistor of 10 to 99 kΩ. across the load. If a resistor is used in this way, it does not pose a problem to the output element. But it may cause the diode, which is built in the load, to deteriorate, resulting in a fire, etc. Resister Load | | Example<br>2 | The load does not turn OFF (triac output). | Leakage current due to built-in noise suppression A1SY22 Output module Load Leakage current | Connect C and R across the load. When the wiring distance from the output card to the load is long, there may be a leakage current due to the line capacity. Resister Load | | Example<br>3 | When the load is a C-R type timer, time constant fluctuates (triac output). | A1SY22 Output module CR timer Leakage current | Drive the relay using a contact and drive the C-R type timer using the same contact. Some timers have half-wave rectified internal circuits. Therefore, take the precautions indicated in the example. Resister CR timer Calculate the CR constant depending on the load. | #### 11. DEVICES AND INSTRUCTIONS #### 11.1 Special Relay List Special relays are internal relays whose uses are determined inside the PC. Therefore, they cannot be turned ON/OFF as coils is a program. (Except for \*1 and \*2 in the table) Table 11.1 Special Relay List | Number | Name | Description | Details | |-------------|----------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | *1<br>M9000 | Fuse blown | OFF: Normal<br>ON: Presence of fuse blow<br>module | Turned ON when there is one or more<br>output modules of which fuse has been<br>blown. Remains ON if normal status is<br>restored. | | *1<br>M9002 | I/O module verify<br>error | OFF: Normal<br>ON: Presence of error | Turned ON if the status of I/O module is<br>different from enterd status when power is<br>turned on. Remains ON if normal status is<br>restored. | | *1<br>M9004 | MINI link error | OFF: Normal<br>ON: Error | Turns ON when a unit detects an error in<br>the master station of the MINI link. Remains<br>On after the error is corrected. | | *4<br>M9005 | AC DOWN detection | OFF: AC is good<br>ON: AC is down | Turned ON if power failure of within 20 msec occurs. Reset when POWER switch is moved from OFF to ON position. | | M9006 | Battery low | OFF: Normal<br>ON: Battery low | Turned ON when battery voltage reduced to<br>less than specified. Turned OFF when<br>battery voltage becomes normal. | | *1<br>M9007 | Battery low latch | OFF: Normal<br>ON: Battery low | Turned ON when battery voltage reduces to<br>less than specified. Remains ON if battery<br>voltage becomes normal. | | *1<br>M9008 | Self-diagnosistic error | OFF: Absence of error ON: Presence of error | Turned ON when error is found as a result of self-diagnosis. | | M9009 | Annunciator detection | OFF: Absence of detection ON: Presence of detection | Turned ON when OUT F or SET F<br>instruction is executed. Switched OFF when<br>D9124 value is set to 0. | | *1<br>M9011 | Operation error flag | OFF: Absence of error ON: Presence of error | Turned On when operation error occurs<br>during execution of application instruction.<br>Remains ON if normal status is restored. | | M9012 | Carry flag | OFF: Carry off<br>ON: Carry on | Carry flag used in application instruction | | M9016 | Data memory clear flag | OFF: No processing ON: Output clear | Clears all data memory (except special<br>relays and special registers) in remote run<br>mode from computer, etc. when M9016 is 1. | | M9017 | Data memory clear flag | OFF: No processing ON: Output clear | Clears all data memory (except special<br>relays and special registers) in remote run<br>mode from computer, etc. when M9017 is 1. | | M9020 | User timing clock<br>No. 0 | | Relay which repeats ON/OFF at intervals of | | M9021 | User timing clock<br>No. 1 | n2 n2 | predetermined scan. When power is turned ON or reset is performed, the clock starts with OFF. | | M9022 | User timing clock<br>No. 2 | n2 n2 scan | Set the intervals of ON/OFF [DUTY] instruction. | | M9023 | User timing clock<br>No. 3 | | DUTY n1 n2 M9020 | | M9024 | User timing clock<br>No. 4 | | 3011 111 112 1110020 | | *2<br>M9025 | Clock data set request | OFF: No processing ON: Data set request | Writes clock data from D9025 to D9028 to<br>the clock devices after the END inistrucion<br>is executed at the scan when M9025 is<br>switched on. | Table 11.1 Special Relay List (Continued) | Number | Name | Description | Details | |-------------|------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M9026 | Clock data error | OFF: No error<br>ON: Error | Switched ON when a clock data (D9025 to D9028) error occurs. | | *2<br>M9028 | Clock data read request | OFF: No processing ON: Read request | Reads clock data in BCD to D9025-D9028 when M9028 is switched ON. | | *2<br>M9029 | Data communication request batch processing | OFF: Batch processing is not executed. ON: Batch processing is executed. | By turning ON M9029 by using a sequence program, all requests of data communication accepted during 1 scan are processed by END processing of the scan. Data communication request batch processing ON/OFF can be switched during RUN. Default is OFF. (Data communication requests are processed one at a time by each END processing in the order that they are accepted. | | M9030 | 0.1 second clock | 0.05<br>sec 0.05<br>sec | 0.1 second, 0.2 second, 1 second, 2 | | M9031 | 0.2 second clock | 0.1<br>sec 0.1<br>sec | second, and 1 minute clocks are generated. Not turne ON and OFF per scan but turned | | M9032 | 1 second clock | 0.5<br>sec 0.5<br>sec | ON and OFF even during scan if corresponding time has elapsed. | | M9033 | 2 second clock | 1 sec sec | Starts when power is turned ON or reset is performed. | | M9034 | 1 minute clock | 30 30 sec sec | | | M9036 | Normally ON | ON | Used as dummy contacts of initialization an application instruction in sequence program. | | M9037 | Normally OFF | ON<br>OFF | M9036 and M9037 are switched ON/OFF<br>independently of the CPU RUN/STOP switch<br>position. M9038 and M9039 are switched<br>ON/OFF in accordance with the RUN/STOP | | M9038 | ON only for 1 scan<br>after RUN | ON 1scan | switch position, i.e. switched OFF when the switch is set to STOP. When the switch is set to other than STOP, M9038 is only switched ON during 1 scan and M9030 is | | M9039 | RUN flag<br>(OFF only for 1 scan<br>after RUN) | ON 1scan | only switched OFF during 1 scan. | | M9040 | PAUSE enable coil | OFF: PAUSE disabled ON: PAUSE enabled | When RUN key switch is at PAUSE position<br>or REMOTE PAUSE contact has turned ON | | M9041 | PAUSE status contact | OFF: During PAUSE<br>ON: Not during PAUSE | and if M9040 is ON, PAUSE mode is set and M9041 is turned ON. | | M9042 | STOP status contact | OFF: During STOP ON: Not during STOP | <ul> <li>Switched ON when the RUN/STOP switch is<br/>set to STOP.</li> </ul> | | M9043 | Sampling trace completion | OFF: During sampling trace<br>ON: Sampling trace<br>completion | Turned ON upon completion of sampling<br>trace performed the number of times set in<br>peripheral devices aftr [STRA] instruciton is<br>executed. Reset when [STRAR] instruciton<br>is executed. | | M9044 | Sampling trace | 0→1:Same as [STRA]<br>execution<br>1→0:Same as [STRAR]<br>execution | Has the same functions as the [STRA] and [STRAR] instructions. (M9044 is forced to switch ON/OFF by the peripheral device.) When switched OFF, M9044 provides the same function as the [STRA] instruction. When switched OFF, M9044 provides the same function as the [STRAR] instruction. At this time, the sampling trace condition is based on the value in D9044. (0 for scan, time for time (10 msec increments)) | | M9045 | Watching timer<br>(WDT) reset | OFF: WDT is not reset<br>ON: WDT is reset | When M9045 is ON, WDT is reset when a ZCOM instruction and data communication request batch processing are executed. (This is used when the scan time exceeds 200 msec. | Table 11.1 Special Relay List (Continued) | Number | Name | Description | Details | |-------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M9046 | Sampling trace | OFF: Except during trace ON: During trace | On during sampling trace | | M9047 | Sampling trace preparation | OFF: Sampling trace stop ON: Sampling trace start | <ul> <li>Sampling trace is not executed until M9047<br/>is turned ON. By turning OFF M9047,<br/>sampling trace is stopped.</li> </ul> | | M9049 | Number of characters output switching | OFF: Characters up to NUL code output ON: 16 characters output | <ul> <li>When M9049 is OFF, characters up to NUL (00H) code are output.</li> <li>When M9049 is ON, ASCII codes for 16 characters are output.</li> </ul> | | M9051 | CHG instruciton execution disable | OFF: Disable<br>ON: Enable | <ul> <li>Switch ON to disable CHG instruction.</li> <li>Switch ON to request program transfer.</li> <li>Automatically switched OFF on completion of the transfer.</li> </ul> | | *2<br>M9052 | SEG instruction switching | OFF:7SEG display ON: I/O partial refresh | <ul> <li>Serves as an I/O partial refresh instruction<br/>when M9052 is ON. Serves as a 7SEG<br/>display instruction when M9052 is OFF.</li> </ul> | | M9054 | STEP RUN flag | OFF: Not during STEP RUN<br>ON: During STEP RUN | Switched ON when the RUN/STOP switch is<br>in STEP RUN. | | M9055 | Status latch completion flag | OFF: Uncompleted ON: Completed | Turned ON when status latch is completed.<br>Turned OFF by reset instruction. | | M9065 | Division processing execution detection | OFF: Not during divided processing ON: During divided processing | <ul> <li>ON while an instruction to the AD57 (S1),<br/>AD58 is executed in divided processing.<br/>Turns OFF at completion of execution (no<br/>divided processing).</li> </ul> | | *2<br>M9066 | Divided processing request flag | OFF: Batch processing ON: Divided processing | Since instructions with long processing<br>times to the AD57 (S1) and AD58 greatly<br>extend the scan time, divided processing of<br>these instructions is executed by turning<br>M9066 ON. | | M9081 | Communication<br>request entry areas<br>BUSY signal | OFF: Communication request entry areas available ON: Communication request entry areas no available | 32 entry areas are provided for FROM/TO instruction waiting for execution to MNET/MINI(-S3); turns ON if there are no empty areas. | | •2<br>M9084 | Error check setting | OFF: Error checked<br>ON: Error unchecked | Used to set whether or not the following error checks are made at the execution of the END instruction. (To shorten the END instruction processing time) Fuse blown, I/O unit verify error, battery error | | *1<br>M9091 | Instruction error flag | OFF: No error<br>ON: Error | Turns ON by instruction-related error. Remains ON after the error is corrected. | Table 11.1 Special Relay List (Continued) | Number | Name | Description | Detailes | |-------------------------|-------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *2*3<br>M9094 | I/O change flag | OFF: Changed<br>ON: Not changed | <ul> <li>I/O module may be changed in online mode by switching M9094 on after the head I/O number of the new module is set to D9094. (Only one module may be changed by one setting.)</li> <li>To execute I/O change during RUN, turn it ON by using a program or test mode by peripheral device. To execute I/O change during STOP, turn it ON by using test mode by peripheral device.</li> <li>RUN/STOP mode must not be changed until I/O module change is complete.</li> </ul> | | M9100 | Existence of SFC program | OFF: SFC program does not<br>exist<br>ON: SFC program<br>exists | <ul> <li>Turns ON when an SFC program has been registered and an SFC program work area has become available.</li> <li>Turn OFF when an SFC program has not been registered or when an SFC program work area is not available.</li> </ul> | | •2<br>M9101 | SFC program<br>start/stop | OFF: SFC program stop<br>ON: SFC program start | <ul> <li>Turned ON by the user when starting the<br/>SFC program.</li> <li>When turned OFF, the operation output for<br/>the execution step is turned OFF, and the<br/>SFC program stops.</li> </ul> | | • <sub>2</sub><br>M9102 | SFC program start<br>status | OFF: Initial start<br>ON: Continued start | Using M9101, the starting step when the SFC program is restarted is selected. ON: All execution conditions at a stop of the SFC program are cleared, and the program is restarted with block 0. OFF: Program is restarted from the execution step in the execution block at the time of stop. Once this is turned ON, the state is latched (at power failure) by the system. | | *2<br>M9103 | Continuous transfer setting | OFF: Continuous transfer not provided ON: Continuous transfer provided | When continuous step transfer conditions are all established, whether or not the execution of steps in which all transfer conditions in one scan are established is performed is selected. ON: Continuously executed. (Continuous transfer provided) OFF: Executed per step per scan. (Continuous transfer not provided) | | M9104 | Continuous transfer prevention flag | OFF: At transfer completion<br>ON: When transfer is not<br>executed | Turns ON when the continuous transfer is provided and continuous transfer has not been executed. Turns OFF when a transfer of one step is completed. By writing M9104 by using an AND condition as the transfer condition, continuous transfer of corresponding step can be prevented. | Table 11.1 Special Relay List (Continued) | Manus Is a se | T | (Continued) Detailes | | | | |-------------------------|----------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Number | Name | Description | Detailes | | | | *2<br>M9108 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9108) | | | | | | *2<br>M9109 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9109) | | | | | | • <sub>2</sub><br>M9110 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9110) | | | | | | *2<br>M9111 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9111) | OFF: Monitoring timer reset ON: Monitoring timer reset start | <ul> <li>Turns ON to start a step transfer monitoring<br/>timer.</li> <li>Monitoring timer is reset when this is turned<br/>OFF.</li> </ul> | | | | *2<br>M9112 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9112) | | | | | | *2<br>M9113 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9113) | | | | | | *2<br>M9114 | Step transfer<br>monitoring timer<br>start (corresponds to<br>D9114) | | | | | | M9180 | Active step sampling trace completed flag | OFF: Trace start<br>ON: Trace completed | <ul> <li>Turns ON when sampling trace of all<br/>designated blocks is completed. Turns OFF<br/>when sampling trace starts.</li> </ul> | | | | M9181 | Active step sampling trace execution flag | OFF: Trace not executed ON: Trace executed | <ul> <li>Turns ON during sampling trace execution.</li> <li>Turns OFF at completion or suspension.</li> </ul> | | | | *2<br>M9182 | Active step sampling trace enabled | OFF: Trace prohibit/suspend<br>ON: Trace enabled | Selects whether sampling trace execution is prohibited or enabled. ON: Sampling trace execution is enabled. OFF: Sampling trace execution is prohibited when turned OFF during sampling trace execution, trace is suspended. | | | | *2<br>M9196 | Operation output at block stop | OFF: Coil output OFF<br>ON: Coil output ON | Selects the operation output state when block stop is executed. ON: The ON/OFF state of the coil used by the operation output of the step which was executed at block stop is retained OFF: All coil outputs are turned OFF. (Operation output by a SET instruction is retained regardless of ON/OFF of M9196.) | | | | | | | M9197 M9198 Display Range | | | | | | | OFF OFF Status of X/Y 0 to 7F0 | | | | | | | ON OFF Status of X/Y 800 to FF0 | | | | M9197 | Fuse blown/I/O verify error display | Switches display in combination of M9197 and | OFF ON Status of X/Y 1000 to 17F0 | | | | M9198 | switching | M9198 status. | ON ON Status of X/Y 1800 to 1FF0 | | | | | | | <ul> <li>Switches the I/O module number for the display of fuse-blown module (D9100 to D9107) and the display of I/O module verify check error (D9116 to D9123).</li> <li>Display switching is executed at END processing.</li> </ul> | | | M9000 Table 11.1 Special Relay List (Continued) | Number | Name | Description | Detailes | |--------|-------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M9199 | Online sampling trace/status latch data restore | OFF: Data restore not provided ON: Data restore provided | When sampling trace/status latch is<br>executed, set data stored in the CPU can be<br>restored so the operation can be restarted.<br>Turn ON M9199 when the execution is made<br>again. (No need of rewriting data from<br>peripherals.) | #### POINTS - (1) All special relays are switched off by any of the power-off, latch clear and reset operations. The special relays remain unchanged when the RUN/STOP switch is set to STOP. - (2) The above relays with numbers marked \*1 remain "on" if normal status is restored. Therefore, to turn them "off", use the following method: (a) Method by user program. - (a)Method by user program Insert the circuit shown at the right into the program and turn on the reset execution command contact to clear the special relay M. (b)Method by peripheral device Cause forced reset by the text function of peripheral device. For the operation procedure, refer to the manual of each peripheral device. - (c)By moving the RESET key switch at the CPU front to the RESET position, the special relay is turned "off". - (3) Special relays marked \*2 are switched ON/OFF in the sequence program. - (4) Special relays marked \*3 are switches ON/OFF in test mode of the peripheral. - (5) Items marked \*4 are reset only when power is turned ON. #### 11.2 Special Register List The special register are data registers used for specific purposes. Therefore, do not write data to the registers in the program (except the ones with numbers marked \*2 in the table). Table 11.2 Special Register List | Number | Name | Stored Data | Explanation | |-------------|--------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D9000 | Fuse blown | Fuse blow module number | When fuse flow modules are detected, the lowest<br>number of detected units is stored in hexadecimal.<br>(Example: When fuses of Y50 to 6F output modules have<br>blown, "50" is stored in hexadecimal) The module<br>number monitored by the peripheral is hexadecimal.<br>(Cleared when all contents of D9100 to D9107 are reset<br>to 0.) | | D9002 | I/O unit verify<br>error | I/O module verify error<br>module number | If I/O module data is different from data entered are detected when the power is turned on, ther first I/O number of the lowest number module among the detected modules stored in hexadecimal. (Storing method is the same as that of D9000.) The module number monitored by the peripheral is hexadecimal. (Cleared when all contents of D9116 of D9123 are reset to 0.) | | ÷ | | | Error occurrence detected by the MINI link master<br>module is shown in bit pattern. | | *1<br>D9004 | MINI link error | Stores the status of units (1 to 8) set in parameters | (1) Becomes "1" at MINI/MINI-S3 master station error occurrence (2) Becomes "1" if the AnUCPU and the master station of MINI(-S3) cannot be refreshed | | *4 | | | | | D9005 | AC DOWN counter | AC DOWN time count | <ul> <li>1 is added each time input voltage becomes 80% or<br/>less of rating while the CPU unit is performing operation,<br/>and the value is stored in BIN code.</li> </ul> | | *1<br>D9008 | Self-diagnostic error | Self-diagnostic error number | When error is found as a result of self-diagnosis, error<br>number is stored in BIN code. | | D9009 | Annunciator<br>detection | F number at which external failure has occurred | <ul> <li>When on of F0 to 2047 is turned on by [OUT F] or [SET F] the F number, which has been detected earliest among the F numbers which have turned on, is stored in BIN code.</li> <li>D9009 can be cleared by [RST F] or [LEDR] instruction. If another F number has been detected, the clearing of D9009 causes the next number to be stored in D9009.</li> </ul> | | D9010 | Error step | Step number at which operation error has occurred | <ul> <li>The module numbers of special function modules are stored if special function modules cannot be accessed when operation mode is changed from STOP to RUN.</li> <li>When operation error has occurred during execution of application instruction, the step number, at which the error has occurred, is stored in BIN code. Thereafter, each time operation error occurs, the contents of D9010 are renewed.</li> </ul> | | D9011 | Error step | Step number at which operation error has occurred | When operation error has occurred during execution of application instruction, the step number, at which the error has occurred, is stored in BIN code. Since storage into D9011 is made when M9011 changes from off to on, the contents of D9010 cannot be renewed unless M9011 is cleared by user program. | | D9014 | I/O control mode | I/O control mode number | The set mode is represented as follows: 3 = I/O in refresh mode | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Register List (Continued) | |-------------|----------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Homber | Natile | Stored Data | Explanation | | D9015 | CPU operating states | Operating states of CPU | The operating states of CPU as shown below are stored in D9015. B15B12B11B 8 B7B 4 B 3B 0 CPU RUN/STOP switch: Remains unchanged in remote RUN/STOP mode. 0 RUN 1 STOP 2 PAUSE *1 3 STEP RUN Remote RUN/STOP by parameter setting 0 RUN 1 STOP 2 PAUSE *1 Status in program 0 Except below 1 [STOP] instruction execution Remote RUN/STOP by computer 0 RUN 1 STOP 2 PAUSE *1 *1 When the CPU is in RUN mode and M9040 is off, the CPU remains in RUN mode if changed to PAUSE mode. | | D9016 | Program number | The sequence program being executed is stored in BIN values. | The sequence program currently executed is stored with<br>the following code numbers: ROM RAM | | D9017 | Scan time | Minimum scan time<br>(per 10 msec) | If scan time is smaller than the content of D9017, the value is newly stored at each END. Namely, the minimum value of scan time is stored into D9017 in BIN code. | | D9018 | Scan time | Scan time (per 10 msec) | Scan time is stored in BIN code at each END and always rewritten. | | D9019 | Scan time | Maximum scan time<br>(per 10 msec) | If scan time is larger than the content of D9019, the value is newly stored at each END. Namely, the maximum value of scan time is stored into D9019 in BIN code. | | *2<br>D9020 | Constant scan | Constant scan time<br>(User specified in 10<br>msec increments) | Sets user program execution intervals in 10 msec increments. Constant scan function unused to 20: Constant scan function used, program executes at intervals of (set value) X 10 msec. | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Explanation | |-------------|------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | D9021 | Scan time | Scan time<br>(1 msec units) | Scan time is stored in BIN code at each END overwritting the present value. | | D9022 | Time | Time | • 1 is added every sec. | | *2<br>D9025 | Clock data | Clock data<br>(Year, month) | • Stores the year (least significant digits) and month in BCD. Example: 1987, July → H8707 B15B12B11B 8 B7B 4 B 3B 0 Year Month | | *2<br>D9026 | Clock data | Clock data<br>(Day, hour) | • Stores the day and hour in BCD. Example: 31 st, 10 o'clock → H3110 B15B12B11B 8 B7B 4 B 3B 0 Day Hour | | *2<br>D9027 | Clock data | Clock data<br>(Minute, second) | • Stores the minute and second in BCD. Example: 35 minutes, 48 seconds → H3548 B15B12B11B 8 B7B 4 B 3B 0 Minite Second | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Explanation | |-------------|------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *2<br>D9028 | Clock data | Clock data (, day of the week) | • Stores the day of the week in BCD. Example: Friday → H0005 B15B12B11B 8 B7B 4 B 3B 0 O must be set. Day of the week Sunday Monday Tuesday Wednesday Thursday Friday Saturday | | D9035 | Extention file register | Used block number | Currently used extension file register's block number is stored in BIN code. | | D9036 | For extention | egister direct access to each device of extension | Device numbers of extension file registers to which direct read or write is to be executed are designated in two-word binary data at D9036 and D9037. Device numbers are designated in continuous numbers beginning with R0 of block No. 1 regardless of block numbers. Extention file register | | D9037 | device number<br>designation | | Block No. 1 area Block No. 2 area Block No. 2 area | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Explanation | |-------------|---------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *2<br>D9038 | | | Element number settings are changed to 1st to 4th (D9038) and 5th to 7th (D9039) display priority of the LED display in the CPU module. B15 B12B11 B8B7 B4 B3 B0, B15 B12B11B8 B7 B4 B3 B0. | | | | Priority 1 to 4 | - 7 6 5 4 3 2 1(Position) | | | i | | Priority | | | | | Element No. Content | | | | | 0. Not displayed | | | LED display | | 1. I/O verify, fuse blown | | | priority | | Special function module, 2. link parameters, operation error | | | | | 3. CHK instruction error | | | | | 4. Annunciator | | *2 | | Priority 5 to 7 | 5. LED instruction-related | | D9039 | | Thomas to 7 | 6. Battery error | | | | | 7. Clock data | | | | | Even if "0" is set, errors due to which the CPU operations stop (including parameter settings) are unconditionally displayed on the LED. Default value D9038 = H4321 D9039 = H0765 | | D9044 | For sampling trace | Step or time for sampling trace | The value that D9044 contains is used as a sampling trace condition when the sampling trace instruction [STRA], [STRAR] is executed by switching ON/OFF M9044 from the peripheral device. O for scan Time (in 10 msec increments) for time The value is stored in BIN | | D9049 | SFC work area | Extention file register block number | Extention file register block number used as the SFC work area is stored. Higher 8 bits Block number is stored. Lower 8 bits Step number is stored. | | D9050 | SFC program<br>error code | Error code generated during SFC program execution | Error codes generated during SFC program run are stored in BIN code. O: No error 80: SFC program parameter error 81: Number of simultaneous execution steps exceeded 82: Block start error 83: SFC program operation error | | D9051 | Error block | Block number in which an error occurred | Error brock numbers during SFC program run are stored in<br>BIN code. In the case of error code 82, the start block<br>number is stored. | | D9052 | Error step | Step number in which an error occurred | <ul> <li>Error step number in which error 83 occurred during SFC<br/>program run is stored in BIN code. In the case of error code<br/>80 or 81, "0" is stored. In the case of error code 82, the<br/>block start step number is stored.</li> </ul> | | D9053 | Error conversion | Conversion condition number with which an error occurred | Error conversion condition number with which error 83 occurred during SFC program run is stored in BIN code. In the case of error code 80, 81 or 82. "0" is stored. | | D9054 | Error sequence step | Sequence step<br>number with which an<br>error occurred | The sequence step number of conversion condition and operation output when error 83 occurred during SFC program run is stored in BIN code | | D9055 | Status latch | Status latch step | The step number executed when the status is latched is stored in BIN code. | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Explanation | |-------------|--------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D9072 | PC<br>communication<br>check | Computer link data check | Used at self-loopback check | | D9081 | Empty<br>communication<br>request entry<br>areas | Empty communication request entry areas | <ul> <li>The quantity of empty areas of communication request entry<br/>areas, which can be entered, to MNET/MINI(-S3) is stored.<br/>(Max. 32)</li> </ul> | | *1<br>D9090 | Excessive special function modules | Excessive special function modules | When the number of special function modules loaded is<br>excessive, the value of the "(head I/O number of the last<br>special function module to be entered) + 16" is stored as a<br>BIN value. | | *1<br>D9091 | Detailed error numbers | Self-diagnostic detailed error numbers | The detailed error number when a self-diagnostic error occurs is stored. | | D9100 | | | Output module numbers (in units of 16 point), of which fuses have blown, are enterd in bit pattern. | | D9101 | | | <ul> <li>(Preset output number when patameter setting has been performed.)</li> <li>The blown fuse status of a remote station's output unit can be detected.</li> </ul> | | D9102 | | | | | D9104 | Fuse blown<br>module | Bit pattern in modules<br>of 16 points of fuse<br>blow modules | 15 14 13 1211 10 9 8 7 6 5 4 3 2 1 0 D9100 0 0 0 0 0 0 0 0 0 0 0 0 0 0 D9101 0 0 0 0 1 0 0 0 0 0 0 0 0 0 | | D9105 | | | D9107 O O O O O O O O O O O O O O O O O O O | | D9106 | | | - Indicates lase blow | | D9107 | | | By switching ON/OFF M9197 and M9198, the I/O module number display range is switched. To clear data of a fuse-blown module, turn OFF M9000 (fuse blown). | | D9116 | | | When I/O module data is different from those entered at<br>have been detected, the I/O module numbers (in units of 16). | | D9117 | | | points) are entered in bit pattern. (Preset I/O module numbers when patameter setting has been performed.) | | D9118 | | | | | D9119 | I/O module | Bit pattern n<br>modules of 16 points | 15 14 131211 10 9 8 7 6 5 4 3 2 1 0 D9116 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | D9120 | verify error | of verify error modules | D9123 0 0 0 0 0 0 0 0 0 0 0 0 0 | | D9121 | | | Indicates I/O unit verify error | | D9122 | | | <ul> <li>By switching ON/OFF M9197 and M9198, the I/O module<br/>number display range is switched.</li> </ul> | | D9123 | | | <ul> <li>Data of a fuse-blown module is cleared by turning OFF<br/>M9000 (fuse blown).</li> </ul> | | D9124 | Annunciator detection quantity | Annunciator detection quantity | <ul> <li>When one of F0 to 2047 is turned ON by [OUT F] or [SET F], 1 is added to the contents of D9124. When [RST F] or [LED R] instruct is executed, 1 is subtructed from the contents of D9124.</li> <li>Quantity, which has been turned ON by [OUT F] or [SET F] is stored into D9124 in BIN code. The value of D9124 is maximum 8.</li> </ul> | Table 11.2 Special Register List (Continued) | Number | Name | Stored Data | Explanation | |--------|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D9125 | | | When one of F0 to 2047 is turned ON by [OUT F] or [SET F], F number, which has turned ON, is entered into D9125 to D9132 in due order in BIN code. F number, which has been turned OFF by [RST F], is erased | | D9126 | | | from D9125 to D9132, and the contents of data registers succeeding the data register, where the erased F number was stored, are shifted to the preceding data registers. By executing [LED R] instruction, the contents of D9125 to D9132 are shifted upward by one. | | D9127 | | | When there are 8 annunciator detections, the 9th one is not stored into D9125 to D9132 even if detected. | | D9128 | Annunciator<br>detection | Annunciator detection | SETSETSETSETSETSETSETSETSETSETSET<br>F50 P25 F99 P25 F15 F70 F65 F38 F10 F191 F210 LEDR | | D9129 | number | number | D9124 0 1 2 3 2 3 4 5 6 7 8 8 8 ( Detection number D9125 0 505050505050505050505050505099) | | D9130 | | | D9126 0 0 25259999999999999999999999999999999 | | D9131 | | | D9129 | | D9132 | | | D9132 0 0 0 0 0 0 0 0 0 h51h51g20 | #### POINTS - (1) All special register data is cleared by any of the power-off, latch clear and reset operations. The data is retained when the RUN/STOP switch is set to STOP. - (2) For the above special registers with numbers marked \*1, the contents of register are not cleared if normal status is restored. Therefore, to clear the contents, use the following method: - (a) Method by user program. Insert the circuit shown at right into the program and turn on the clear execution command contact to clear the contents of register. - (b) Method by peripheral device. Set the register to "0" by changing the present value by the test function of peripheral device or set to "0" by forced reset. For the operation procedure, refer to the manual of each peripheral device. - (c) By moving the RESET key switch at the CPU front to the RESET position, the special register is set to "0". - (3) For items marked \*2, data is written in the sequence program. - (4) For items marked \*3, data is written in the test mode of peripheral devices. - (5) For items marked \*4, data is cleared the powers is turned ON. #### 11.3 Instruction List Instructions used with the A2ASCPU are listed below. Refer to the following programming manuals for details of the instructions. - ACPU Programming Manual (Fundamentals) - ACPU Programming Manual (Common Instructions) - AnACPU Programming Manual (Dedicated Instructions) - AnACPU Programming Manual (AD57 Instructions) - AnACPU Programming Manual (PID Control Instructions) #### (1) Sequence instructions (a) Contact instruction | Contact | LD, LDI, AND, ANI, OR, ORI | |---------|----------------------------| (b) Connection instruction | Connection | ANB, ORB, MPS, MRD, MPP | |------------|-------------------------| (c) Output instruction | | OUT OFT DOT DIG DIE | | |--------|-------------------------|--| | Dutput | OUT, SET, RST, PLS, PLF | | (d) Shift instruction | | LOCT OCTO | |-------|-------------| | Shift | | | | I SEI, SEIP | | | | | | | (e) Master control instruction | Master control | MC, MCR | |----------------|---------| |----------------|---------| (f) Termination instruction | - | Program end | FEND, END | |---|-------------|-----------| | | | | (g) Other instructions | Stop | STOP | |---------------------------------------------------|-------| | No operation | NOP | | Page feed (page feed operation of printer output) | NOPLF | #### (2) Basic instructions #### (a) Comparison instructions | = | 16 bits | LD=, AND=, OR= | |----|---------|----------------------| | | 32 bits | LDD=, ANDD=, ORD= | | | 16 bits | LD<>, AND<>, OR<> | | <> | 32 bits | LDD<>, ANDD<>, ORD<> | | | 16 bits | LD>, AND>, OR> | | > | 32 bits | LDD>, ANDD>, ORD> | | | 16 bits | LD<=, AND<=, OR<= | | ≤ | 32 bits | LDD<=, ANDD<=, ORD<= | | | 16 bits | LD<, AND<, OR< | | < | 32 bits | LDD<, ANDD<, ORD< | | | 16 bits | LD>=, AND>=, OR>= | | 2 | 32 bits | LDD>=, ANDD>=, ORD>= | #### (b) BIN arithmetic operation instruction | + Addition | 16 bits | Two types each for + and +P | |------------------|---------|-------------------------------| | | 32 bits | Two types each for D+ and D+P | | - Subtraction | 16 bits | Two types each for - and -P | | | 32 bits | Two types each for D- and D-P | | * Multiplication | 16 bits | *, *P | | | 32 bits | D*, D*P | | / Division | 16 bits | /, /P | | | 32 bits | D/, D/P | | +1 Addition | 16 bits | INC, INCP | | | 32 bits | DINC, DINCP | | -1 Subtraction | 16 bits | DEC, DECP | | | 32 bits | DDEC, DDECP | #### (c) BCD arithmetic operation instructions | + Addition | BCD 4 digits | Two types each for B+ and B+P | |------------------|--------------|----------------------------------| | + Addition | BCD 8 digits | Two types each for DB+ and DB+P | | - Subtraction | BCD 4 digits | Two types each for B- and B-P | | - Subtraction | BCD 8 digits | Two types each for DB-P and DB-P | | * Multiplication | BCD 4 digits | B*, B*P | | Withplication | BCD 8 digits | DB*, DB*P | | / Division | BCD 4 digits | B/, B/P | | 7 Division | BCD 8 digits | DB/, DB/P | #### (d) BCD - BIN conversion instructions | BIN→BCD | 16 bits | BCD, BCDP | | |---------|---------|-------------|--| | BIN-BOD | 32 bits | DBCD, DBCDP | | | BCD→BIN | 16 bits | BIN, BINP | | | BCD-BIN | 32 bits | DBIN, DBINP | | #### (e) Data transfer instructions | Transfer | 16 bits | MOV, MOVP | | |----------------------------|---------|-------------|-----| | | 32 bits | DMOV, DMOVP | | | Change | 16 bits | хсн, хснр | | | Change | 32 bits | DXCH, DXCHP | ٠ | | Undefined transfer | 16 bits | CML, CMLP | | | Chidefilled transfer | 32 bits | DCML, DCMLP | ··· | | Block transfer | 16 bits | BMOV, BMOVP | | | Repeat data block transfer | 16 bits | FMOV, FMOVP | | #### (f) Program branch instructions | Jump | CJ, SCJ, FMP | |----------------------------------|------------------| | Subroutine call | CALL, CALLP, RET | | Interrupt program enable/disable | EI, DI, IRET | #### (g) Refresh instructions | Link refresh | СОМ | |-----------------|-----| | Partial refresh | SEG | #### (3) Application instructions #### (a) Logical operation instruction | 1 1 | 16 bits | Two types each for WAND and WANDP | |--------------------------------|---------|-----------------------------------| | Logical product | 32 bits | DAND, DANDP | | l a stant acces | 16 bits | Two types each for WOR and WORP | | Logical sum | 32 bits | DOR, DORP | | Exclusive logical sum | 16 bits | Two types each for WXOR and WXORP | | | 32 bits | DXOR, DXORP | | NOT exclusive logical | 16 bits | Two types each for WXNR and WXNRP | | sum | 32 bits | DXNR, DXNRP | | 2's complement (reversed sign) | 16 bits | NEG, NEGP | #### (b) Rotation instructions | Right ward rotation | 16 bits | ROR, RORP, RCR, RCRP | |---------------------|---------|--------------------------| | | 32 bits | DROR, DRORP, DRCR, DRCRP | | Left ward rotation | 16 bits | ROL, ROLP, RCL, RCLP | | | 32 bits | DROL, DROLP, DRCL, DRCLP | #### (c) Shift instructions | Diahaand ahifa | 16 bits | SFR, SFRP, BSFR, BSFRP | |------------------|------------|------------------------| | Right ward shift | Per device | DSFR, DSFRP | | Left ward shift | 16 bits | SFL, SFLP, BSFL, BSFLP | | | Per device | DSFL, DSFLP | #### (d) Data processing instruction | Data search | 16 bits | SER, SERP | | |--------------|---------------------|-------------|--| | Bit check | 16 bits | SUM, SUMP | | | | 32 bits | DSUM, DSUMP | | | Decode | 2 <sup>n</sup> bits | DECO, DECOP | | | | 16 bits | SEG | | | Encode | 2 <sup>n</sup> bits | ENCO, ENCOP | | | Bit set | 16 bits | BSET, BSETP | | | Bit reset | 16 bits | BRST, BRSTP | | | Dissociation | 16 bits | DIS, DISP | | | Association | 16 bits | UNI, UNIP | | #### (e) FIFO instructions | Write | 16 bits | FIFW, FIFWP | |-------|---------|-------------| | Read | 16 bits | FIFR, FIFRP | #### (f) ASCII instructions | ASCII conversion | ASC | |------------------|-------------------------------| | ASCII print | Two types each for PR and PRC | #### (g) Buffer memory access instructions | D-4 | 1 word | FROM, FROMP | | |------------|---------|-------------|--| | Data read | 2 words | DFRO, DFROP | | | Data write | 1 word | то, тор | | | | 2 words | DTO, DTOP | | #### (h) FOR NEXT instruction | Repetition | I FOR NEXT | |--------------|-------------| | i hebelilion | I FOR, NEXT | | | | | | | #### (i) Display instructions | Display | LED, DEDC | |---------------|-----------| | Display reset | LEDR | #### (j) Data link unit instructions | Data read | 1 word | LRDP, RFRP | |------------|--------|------------| | Data write | 1 word | LWTP, RTOP | #### (k) Other instructions | WDT reset | | WDT, WDTP | | |----------------------|-------|-------------|---| | Fault check | | CHK | | | Status latch | | SLT, SLTR | - | | Sampling trace | | STRA, STRAR | | | Carry flag set/reset | 1 bit | STC, CLC | | | Timing clock | 1 bit | DUTY | | #### (4) Dedicated instructions #### (a) Direct processing instructions | Direct output | DOUT | | |---------------|------|--| | Direct set | DSET | | | Direct reset | DRST | | #### (b) Instructions for structured program | Circuit index qualification | IX, IXEND | |----------------------------------------|-------------| | Repeat forced end | BREAK | | Subroutine call | FCALL | | Changes in error check circuit pattern | CHK, CHKEND | #### (c) Data operation instructions | 32-bit data search | DSER | |--------------------------------------|-------------| | 16-bit upper and lower byte exchange | SWAP | | Separation of data | DIS | | Association of data | UNI | | Bit test | TEST, DTEST | #### (d) I/O operation instructions | Flip-flop control | FF | |-----------------------------------|-----| | Numerical key input from keyboard | KEY | ## (e) Real number processing instructions (BCD real number processing instructions) | The square root calculation of BCD 4 digits | BSQR | |---------------------------------------------|-------| | The square root calculation of BCD 8 digits | BDSQR | | SIN (sine) operation | BSIN | | COS (cosine) operation | BCOS | | TAN (tangent) operation | BTAN | | SIN <sup>-1</sup> (arcsine) operation | BASIN | | COS <sup>-1</sup> (arccosine) operation | BACOS | | TAN-1 (arctangent) operation | BATAN | # (f) Real number processing instructions (Floating point real number processing) | Real numbers to 16-/32-bit BIN conversion | INT, DINT | |-------------------------------------------|---------------| | 16-/32-bit BIN to real numbers conversion | FLOAT, DFLOAT | | Addition | ADD | | Subtraction | SUB | | Multiplication | MUL | | Division | DIV | | Angle to radian conversion | RAD | | Radian to angle conversion | DEG | | SIN (sine) operation | BSIN | | COS (cosine) operation | BCOS | | TAN (tangent) operation | BTAN | | SIN-1 (arcsine) operation | BASIN | | COS-1 (arccosine) operation | BACOS | | TAN-1 (arctangent) operation | BATAN | | Square root | SQR | | Exponent | EXP | | Logarithm | LOG | #### (g) Character string processing instructions | 16-/32-bit BIN to decimal ASCII conversion | BINDA, DBINDA | |-------------------------------------------------------|---------------| | 16-/32-bit BIN to hexadecimal ASCII conversion | BANHA, DBINHA | | 16-/32-bit BCD to decimal ASCII conversion | BCDDA, DBCDDA | | Decimal ASCII to 16-/32-bit BIN conversion | DABIN, DDABIN | | Hexadecimal ASCII to 16-/32-bit BIN conversion | HABIN, DHABIN | | Decimal ASCII to 16-/32-bit BCD conversion | DABCD, DDABCD | | Device comment read | COMRD | | Character string length detection | LEN | | 16-/32-bit BIN to decimal character string conversion | STR, DSTR | | Decimal character string to 16-/32-bit BIN conversion | VAL, DVAL | | Hexadecimal data to ASCII conversion | ASC | | ASCII to hexadecimal data conversion | HEX | | Character string transfer | SMOV | | Character string association | SADD | | Character string comparison | SCMP | | Separation into units of 1 byte | WTOB | | Combination into units of 1 byte | BTOW | #### (h) Data control instructions | Upper/lower limit control | LIMIT, DLIMIT | |---------------------------|---------------| | Dead zone control | BAND, DBAND | | Zone control | ZONE, DZONE | #### (i) Clock instructions | Clock data read | DATERD | |------------------|--------| | Clock data write | DATEWR | #### (j) Extension file register instructions | Block number change of extension file register | RSET | |------------------------------------------------------------|-------| | Block move of extension file register | BMOVR | | Block exchange of extension file register | BXCHR | | Direct read in units of 1 word of extension file register | ZRRD | | Direct read in units of 1 byte of extension file register | ZRRDB | | Direct write in units of 1 word of extension file register | ZRWR | | Direct write in units of 1 byte of extension file register | ZRWRB | #### (k) Data link instructions | Reading word device data from local stations | LRDP | |---------------------------------------------------------------|------| | Writing data to word devices in local stations | LWTP | | Reading data from remote I/O station special function modules | RFRP | | Writing data to remote I/O station special function modules | RTOP | #### (I) AD61(S1) high speed counter module control instructions | Preset value data setting | PVWR1, PVWR2 | |--------------------------------------------------------------------|--------------| | Set value data write for comparison and coincidence identification | SVWR1, SVWR2 | | Present value read from CH1/CH2 | PVRD1, PVRD2 | <sup>\*:</sup> These instructions cannot be used for A1SD61. #### (m) AJ71C24(S8) computer link module control instructions | Data send | Characters up to 00H code | PR | | |---------------|---------------------------------|--------|--| | Data seno | Designated number of characters | PRN | | | Data receive | | INPUT | | | Communication | on status read | SPBUSY | | | Communication | on processing forced stop | SPCLR | | #### (n) AJ71C21(S1) terminal interface module control instructions | Data output to RS-232C (data up to 00H code) PR2 | | | |-----------------------------------------------------------|--------|--| | Data output to RS-422 (data up to 00H code) PR4 | | | | Data output to RS-232C (designated number of points) PRN2 | | | | Data output to RS-422 (designated number of points) PRN4 | | | | Data read and input through RS-232C | INPUT2 | | | Data input from RS-422 | INPUT4 | | | Read from the RAM memory GET | | | | Write to the RAM memory PUT | | | | Communication status read | SPBUSY | | | Communication processing forced stop | SPCLR | | | | | | ### (o) AJ71PT32-S3 MELSECNET/MINI-S3 master module control instructions | Key input from operation box | INPUT | | |---------------------------------------------------------------------------|----------------|--| | Data send/receive of specified number of bytes to and from the AJ35PTF-R2 | PR, PRN, INPUT | | | MINI standard protocol module data read/write | MINI | | | Error reset for the remote terminal module | MINIERR | | | Communication status read | SPBUSY | | | Communication processing forced stop SPCLR | | | #### (p) PID instructions | Control data setting | PIDINIT | |----------------------------------------------|---------| | PID operations | PIDCONT | | Monitoring PID operation results at AD57(S1) | PID57 | <sup>\*1:</sup> Newly created dedicated instructions for AnUCPU # (q) AD59(S1) memory card/centronics interface module control instructions | | Characters up to 00H code | PR | | |----------------------------|---------------------------------|-----|--| | Output to printer | Designated number of characters | PRN | | | Data read from memory card | | GET | | | Data write to memory card | | PUT | | ### (r) AD57(S1)/AD58 control instructions | Display mode setting in | struction | CMODE | |----------------------------------------------------------------|-----------------------------------------------------------|--------------------| | | Canvas screen display | CPS1 | | Screen display control instruction | VRAM display address change | CPS2 | | | Canvas transfer | CMOV | | | Screen clear | CLS | | | VRAM clear | CLV | | | Scroll up/down | CSCRU, CSCRD | | | Cursor display | CON1, CON2 | | Cursor control instructions | Cursor delete | COFF | | mstructions | Cursor setting | LOCATE | | | Forward/reverse rotation of<br>characters to be displayed | CNOR, CREV | | Display condition setting instructions | Forward/reverse rotation switching of characters | CRDSP, CRDSPV | | | Character color specification | COLOR | | | Character color change | CCDSP, CCDSPV | | | ASCII character display | PR, PRN | | | ASCII character write | PRV, PRNV | | Specified character | Character display | EPR, EPRN | | display instructions | Character write | EPRV, EPRNV | | | Repetitive display of same characters | CR1, CR2, CC1, CC2 | | | Minus display | CINMP | | | Hyphen display | CINHP | | Fixed character | Period (decimal) display | CINPT | | display instructions | Numeral display | CIN0 to CIN9 | | | English alphabet display | CINA to CINZ | | | Space display | CINSP | | Specified column clear instruction | | CINCLR | | ASCII code conversion instructions of display character string | | INPUT | | VRAM data control | VRAM data read | GET | | instructions | VRAM data write | PUT | | Display condition read instruction | | STAT | #### **APPENDICES** #### **APPENDIX 1 PERIPHERAL DEVICES** (1) Compatibility of peripheral devices and system FDs which have been used with existing systems is as given in the table below. | Peripheral<br>Device<br>Name | Software Package Name | Comp-<br>atibility | Usable Range | PC Type Set at Start Up | | |------------------------------|-------------------------------------------------------------------------------------|-------------------------|---------------------------------------|-------------------------|------------| | A6GPP/A6PHP | SW4GP-GPPAEE | Usable | Within the device range of A2ACPU(S1) | A2A | | | | SW3GP-GPPAEE | Usable | Within the device range of A3HCPU | АЗН | | | | Before SW2[ ][ ] type | Unus-<br>able | | | | | A6HGP | SW3-HGPA | Usable | Within the device range of A3HCPU | АЗН | | | Aoriai | Before SW2[ ][ ] type | Unus-<br>able | | | | | PC/AT (IBM) | SW0IX-GPPAE | Usable | Within the device range of | | | | TO/AT (IDM) | MELSEC-MEDOC | | Usable | USADIE | A2ACPU(S1) | | A8PUE | | Usable | Within the device range of A2ACPU(S1) | | | | A7PU<br>A7PUS | | Usable | Within the device range of A3HCPU | | | | | A6WU which has an "E"<br>mark on the name plate. | Usable<br>Unus-<br>able | Within the device range of A3HCPU | | | | A6WU | <ul> <li>A6WU which does not<br/>have an "D" mark on the<br/>name plate.</li> </ul> | | | | | # APPENDIX 2 PRECAUTIONS FOR USING EXISTING SEQUENCE PROGRAMS WITH THE A2ASCPU Described below are the precautions for using sequence programs prepared for the A1SCPU with the A2ASCPU. #### POINT All sequence programs for the A1SCPU are compatible with the A2ASCPU. #### 2.1 Instructions of Different Specifications This section describes how to change a sequence program to use instructions of different specifications. Instructions not included herein basically need not be changed. (1) CHK instruction .......... This instruction must be changed when the A1SCPU is to be used in the refresh mode. - (2) DI/EI instructions ........ These instructions must be changed when the special relay M9053 is turned ON. - When the M9053 is ON, link refresh is enabled (El) or disabled (DI). - The A2ASCPU cannot enable or disable link refresh while a sequence program is being executed, because link refresh is performed by END processing. Correct the sequence program. - (3) LEDA/LEDB instructions - (4) SUB and SUBP instructions ..... Incompatible with the A2ASCPU. - Since the A2ASCPU cannot store microcomputer programs, the SUB instruction cannot be used. #### 2.2 Special Relays and Special Registers of Different Specifications The A2ASCPU cannot use the following special relays and special register. The relays and register in the program to be used with the A2ASCPU do not cause errors (they will be ignored), however, it is advisable to delete them from the program. - M9010 ......Turned ON when an operation error occurs during execution, and turned OFF when the error is eliminated. M9053 ......Enables the El instruction for link refresh/interrupt program, and disables the DI instruction for link refresh/interrupt program. D9010 .....Stores the step number at which an error has occurred. - D9010 .......Stores the step number at which an error has occurred. (The step number will be updated every time an error occurs.) #### 2.3 Parameter Setting The parameters, whose settings are stored in the existing CPU, can be used without any change, if they are not as described below. | Setting Item | Description | | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Microcomputer program capacity | The microcomputer program area of the A2ASCPU is dedicated to the SFC. If a microcomputer program utility package is stored in the microcomputer program area of the existing CPU, a "parameter error" occurs. | | | Module type registration by I/O allocation | When the existing system uses an AD57, an AD57-S1 and an AD58, a SW[]-AD57P utility package is stored in the microcomputer program area. Because the A2ASCPU has no microcomputer program area, it cannot store the utility package. To make use of this utility package function, the A2ASCPU incorporates a dedicated instruction for special function modules. Before using this A2ASCPU's dedicated instruction, the modules must be registered in their module types by parameter I/O allocation. | | The following parameters are not processed according to the settings in the existing CPU. - Watchdog timer setting . . . . The set time is ignored, and this parameter is treated as 200 msec. - Interrupt counter setting ... The interrupt counter set in the A1SCPU is ignored, and the interrupt counter is treated as a normal one on the sequence program. #### I/O Control System 2.4 For the I/O control system, the A2ASCPU adopts the refresh mode (partial direct I/O according to instructions), which is different from that for the A1SCPU. Consequently, the input (X) read timing and the output (Y) transmission timing to external devices are different between the two CPUs. Pulse processing program on SET/RST instructions Use the following program to allow the A2ASCPU to execute pulse output to external devices on the SET/RST instructions processed by the A1SCPU in the direct mode. #### A1SCPU direct mode #### **A2ASCPU** (b) When using dedicated instructions for the **A2ASCPU** common to ACPUs #### **POINT** Also when a special function module, such as the AD61 (S1) high speed counter module, is mounted, use the above program to give out pulse signals to it. #### 2.5 Microcomputer Programs Since the A2ASCPU adopts no microcomputer mode, it cannot use the utility software packages and user-prepared microcomputer programs used for the A1SCPU. (The microcomputer program area of the A2ASCPU is exclusively allocated to the SFC.) When the above software packages and microcomputer programs are used, delete all the SUB instructions (microcomputer program calls) to execute them from the sequence program. To use the utility packages listed below, change them into programs based on dedicated instructions for the A2ASCPU. - (1) SW[]-AD57P ...... AnACPU Programming Manual (AD57) (usable for creating campus and character generators) - (2) SW[]-UTLP-FN0 ..... AnACPU Programming Manual (Dedicated Instructions) - (3) SW[]-UTLP-PID ..... AnACPU Programming Manual (PID) #### 2.6 Index Register Processing Even if they are updated while an interrupt program is being executed, the index registers in the A2ASCPU will return to the values before executing the interrupt program when processing proceeds to the main or sequence program. #### **APPENDIX 3 OUTSIDE DIMENSIONS** #### 3.1 A2ASCPU(S1) Module #### 3.2 A1S61P/A1S62P/A1S63P Power Supply Module APP - 6 #### 3.3 Main Base Units #### 3.3.3 A1S35B main base unit Unit: mm (in) #### 3.3.4 A1S38B main base unit Unit: mm (in) #### 3.4 Extension Base Units #### 3.4.1 A1S65B extension base unit Unit: mm (in) #### 3.4.2 A1S68B extension base unit #### 3.4.4 A1S55B extension base unit # 3.4.5 A1S58B extension base unit 4-mounting screws (M5x25) 345 (13.58) 365 (14.37) 28 (1.10) Unit: mm (in) ## 3.4.7 A1S68B-S1 extension base unit 4-mounting screws (M5x25) 130 (5.12) 420 (16.54) Unit: mm (in) اآلم 28 (1.10) #### 3.4.8 A1S52B-S1 extension base unit Unit: mm (in) #### 3.4.9 A1S55B-S1 extension base unit Unit: mm (in) #### 3.4.10 A1S58B-S1 extension base unit #### 3.5 Input/Output Modules #### 3.5.1 Terminal base connecting type #### 3.5.2 40-pin connector type Unit: mm (in) #### (1) 32-input/output module (2) 64-input/output module Unit: mm (in) #### 3.5.3 37-pin D sub-connector type 32-input/output module #### 3.5.4 Dynamic I/O module #### 3.6 Dummy Module, Blank Cover #### 3.6.1 A1SG60 blank cover #### 3.6.2 A1SG62 dummy module #### 3.7 Memory Cassette (A2SMCA-[]) Unit: mm (inch) #### 3.8 A2SWA-28P Memory Write Adaptor #### 3.9 40-pin Connectors #### 3.9.1 A6CON1 soldering-type 40-pin connector, A6CON2 crimp-contact-type 40-pin connector #### 3.9.2 A6CON3 pressure-displacement-type 40-pin connector #### 3.10 37-pin D sub-connectors ## 3.10.1 A6CON1E soldering type 37-pin D sub-connector A6CON2E crimp-contact-type 37-pin D sub-connector Unit: mm (inch) #### 3.10.2 A6CON3E pressure-displacement-type 37-pin D sub-connector #### IMPORTANT - (1) Design the configuration of a system to provide an external protective or safety inter locking circuit for the PCs. - (2) The components on the printed circuit boards will be damaged by static electricity, so avoid handling them directly. If it is necessary to handle them take the following precautions. - (a) Ground your body and the work bench. - (b) Do not touch the conductive areas of the printed circuit board and its electrical parts with non-grounded tools, etc. Under no circumstances will Mitsubishi Electric be liable or responsible for any consequential damage that may arise as a result of the installation or use of this equipment. All examples and diagrams shown in this manual are intended only as an aid to understanding the text, not to guarantee operation. Mitsubishi Electric will accept no responsibility for actual use of the product based on these illustrative examples. Owing to the very great variety in possible applications of this equipment, you must satisfy yourself as to its suitability for your specific application. ## type A2ASCPU(S1) ### User's Manual | MODEL | A2ASCPU-U-E | | | |------------------------|-------------|--|--| | MODEL<br>CODE | 13J792 | | | | IB(NA)66455-B(9501)MEE | | | | HEAD OFFICE : MITSUBISHI DENKI BLDG MARUNOUCHI TOKYO 100-0005 TELEX : J24532 CABLE MELCO TOKYO NAGOYA WORKS : 1-14 , YADA-MINAMI 5 , HIGASHI-KU, NAGOYA , JAPAN When exported from Japan, this manual does not require application to the Ministry of International Trade and Industry for service transaction permission.